# FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Features** - RF Bandwidth: 1310-1415, 2620-2830, 5240-5660 MHz - Ultra Low Phase Noise -110 dBc/Hz in Band Typ. - Figure of Merit (FOM) -227 dBc/Hz - <180 fs RMS Jitter</li> - 24-bit Step Size, Resolution 3 Hz typ - · Exact Frequency Mode - · Built in Digital Self Test - 40 Lead 6x6 mm SMT Package: 36 mm<sup>2</sup> #### **Typical Applications** - Cellular/4G Infrastructure - · Repeaters and Femtocells - · Communications Test Equipment - CATV Equipment - · Phased Array Applications - · DDS Replacement - · Very High Data Rate Radios #### **Functional Diagram** # **HMC840\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 # COMPARABLE PARTS 🖳 View a parametric search of comparable parts. ### **EVALUATION KITS** HMC840LP6CE Evaluation Board #### **DOCUMENTATION** #### **Application Notes** - Frequency Hopping with Hittite PLLVCOs Application Note - PLL & PLLVCO Serial Programming Interface Mode Selection Application Note - Power-Up & Brown-Out Design Considerations for RF PLL +VCO Products Application Note - Wideband RF PLL+VCO and Clock Generation Products FAQs #### **Data Sheet** · HMC840 Data Sheet #### **User Guides** PLLs with Integrated VCO - RF Applications Product & Operating Guide ### REFERENCE MATERIALS 🖵 #### **Quality Documentation** - HMC Legacy PCN: LP6CE and LP6GE QFN Alternate assembly source - Package/Assembly Qualification Test Report: LP6, LP6C, LP6G (QTR: 2014-00368) - Semiconductor Qualification Test Report: BiCMOS-A (QTR: 2013-00235) ### DESIGN RESOURCES 🖵 - · HMC840 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ### **DISCUSSIONS** View all HMC840 EngineerZone Discussions. ### SAMPLE AND BUY 🖳 Visit the product page to see pricing options. # TECHNICAL SUPPORT 🖳 Submit a technical question or find your regional support number. # DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. #### **General Description** The HMC840LP6CE is a fully functioned Fractional-N Phase-Locked-Loop (PLL) Frequency Synthesizer with an Integrated Voltage Controlled Oscillator (VCO). The synthesizer consists of an integrated low noise VCO with a triband output, an autocalibration subsystem for low voltage VCO tuning, a very low noise digital Phase Detector (PD), a precision controlled charge pump, a low noise reference path divider and a fractional divider. v00.1210 The fractional synthesizer features an advanced delta-sigma modulator design that allows both ultra-fine step sizes and low spurious products. The phase detector (PD) features cycle slip prevention (CSP) technology to allow faster frequency hopping times. Ultra low in-close phase noise and low spurious also allows wider loop bandwidths for faster frequency hopping and low micro-phonics. For theory of operation and register map refer to the "PLLs with Integrated VCOs - RF VCOs Operating Guide". To view the Operating Guide, please visit www.hittite.com and choose HMC840LP6CE from the "Search by Part Number" pull down menu. # Electrical Specifications VPPCP, VDDCP, VCC1, VCC2 = 5V; RVDD, AVDD, DVDD3V, VCCPD, VCCHF, VCCPS = 3.3V GNDCP = GNDLS = Ground Paddle = 0V, Min and Max Specified across Temp | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------------------------------|------------------------------------------------------------------|------|-----------------|---------|-------| | RF Output Characteristics | | | | | | | VCO Frequency at PLL Input | | 2620 | | 2830 | MHz | | RF Output Frequency at f <sub>VCO</sub> /2 | | 1310 | | 1415 | MHz | | RF Output Frequency at f <sub>VCO</sub> | | 2620 | | 2830 | MHz | | RF Output Frequency at 2f <sub>VCO</sub> | | 5240 | | 5660 | MHz | | Output Power | | | | | | | RF Output Power at f <sub>VCO</sub> /2 | | 8.5 | 10 | 11.5 | dBm | | RF Output Power at f <sub>VCO</sub> | matched at the frequency of interest, vs temperature | 7 | 9 | 11 | dBm | | RF Output Power at 2f <sub>VCO</sub> | interest, vs temperature | -5.5 | -3 | 0.5 | dBm | | VCO Tuning Sensitivity | Measured at fo, 2V | 10.5 | 12.6 | 15.6 | MHz/V | | VCO Supply Pushing | Measured at fo, 2V | | 1.5 | | MHz/V | | Harmonics | | | | | | | RF Output Fout/2 Harmonic | Doubler Mode | | -26 | | dBc | | RF Output 3Fout/2 Harmonic | Doubler Mode | | -27 | | dBc | | RF Output 2nd Harmonic | fo/2/fo/2fo | | -19 / -20 / -25 | | dBc | | RF Output 5 Fout/2 Harmonic | Doubler Mode | | -41 | | dBc | | RF Output 3rd Harmonic | fo/2/fo/2fo | | -26 / -34 / -42 | | dBc | | RF Output 7 Fout/2 Harmonic | Doubler Mode | | -66 | | dBc | | RF Output 4th Harmonic | fo/2/fo/2fo | | -28 / -48 / -61 | | dBc | | RF Divider Characteristics | | | | | | | 19-Bit N-Divider Range (Integer) | Max = 2 <sup>19</sup> - 1 | | | 524,287 | | | 19-Bit N-Divider Range (Fractional) | Fractional nominal divide ratio varies (-3 / +4) dynamically max | | | 524,283 | | | REF Input Characteristics | | | | | | | Max Ref Input Frequency | | | 50 | 200 | MHz | | Ref Input Range | AC Coupled | 1 | 2 | 3.3 | Vp-p | | Ref Input Capacitance | | | | 5 | pF | | 14-Bit R-Divider Range | | 1 | | 16,383 | | # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Electrical Specifications** (Continued) | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------------------------------------------------------------|---------------------------------------|------------|------|--------|--------| | Phase Detector (PD) | | | | | | | PD Frequency Fractional Feedback Mode | [1] | 0.1 | | 100 | MHz | | PD Frequency Fractional Feedforward Mode (and Register 6 [17:16] = 10) | | 0.1 | | 80 | MHz | | PD Frequency Integer Mode | | 0.1 | | 125 | MHz | | Charge Pump | | | | • | • | | Output Current | | 0.02 | | 2.54 | mA | | Charge Pump Gain Step Size | | | 20 | | μА | | PD/Charge Pump SSB Phase Noise | 50 MHz Ref, Input Referred | | | | | | 1 kHz | | | -143 | | dBc/Hz | | 10 kHz | Add 1 dB for Fractional | | -150 | | dBc/Hz | | 100 kHz | Add 3 dB for Fractional | | -153 | | dBc/Hz | | Logic Inputs | - | | | • | • | | VIH Input High Voltage | | DVDD3V-0.4 | | DVDD3V | V | | VIL Input Low Voltage | | 0 | | 0.4 | V | | Logic Outputs | | | | | | | VOH Output High Voltage | | DVDD3V-0.4 | | DVDD3V | V | | VOL Output Low Voltage | | 0 | | 0.4 | V | | Power Supply Voltages | | | | | | | Analog 3.3V Supplies | AVDD, VCCHF, VCCPS,<br>VCCPD, RVDD | 3.0 | 3.3 | 3.5 | V | | Digital Supply | DVDD3V | 3.0 | 3.3 | 3.5 | V | | Analog 5V Supplies | VPPCP, VDDCP, VCC1, VCC2 | 4.8 | 5 | 5.2 | V | | Power Supply Currents | | | | • | | | +5V Analog Charge Pump | VPPCP, VDDCP | | 5.3 | | mA | | +5V VCO Core and PLL Buffer | VCC2 | | 56 | | mA | | +5V VCO Divider and RF Buffer | VCC1 | | 36 | | mA | | +3.3V Analog | AVDD, VCCHF, VCCPS,<br>VCCPD, RVDD | | 41 | | mA | | +3.3V Digital | DVDD3V | | 6.5 | | mA | | Power Down - Crystal Off | Reg 01h=0,<br>Crystal Not Clocked | | 10 | | μА | | Power Down - Crystal On, 100 MHz | Reg 01h=0,<br>Crystal Clocked 100 MHz | | 10 | 200 | μA | | Power on Reset | • | | | | | | Typical Reset Voltage on DVDD | | | 700 | | mV | | Min DVDD Voltage for No Reset | | 1.5 | | | V | | Power on Reset Delay | | | 250 | | μs | | VCO Open Loop Phase Noise at fo/2 | • | , | | | | | 10 kHz Offset | | | -88 | | dBc/Hz | | 100 kHz Offset | | | -117 | | dBc/Hz | | 1 MHz Offset | | | -145 | | dBc/Hz | [1] This maximum phase detector frequency can only be achieved if the minimum N value is respected. eg. In the case of fractional feedback mode, the maximum PFD rate = fvco/20 or 100 MHz, whichever is less. # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Electrical Specifications** (Continued) | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------------------------|-----------------------------------|-----------------------------|-------|------|----------------| | 10 MHz Offset | | | -162 | | dBc/Hz | | 100 MHz Offset | | | -165 | | dBc/Hz | | VCO Open Loop Phase Noise at fo | | | | | | | 10 kHz Offset | | | -82 | | dBc/Hz | | 100 kHz Offset | | | -111 | | dBc/Hz | | 1 MHz Offset | | | -139 | | dBc/Hz | | 10 MHz Offset | | | -158 | | dBc/Hz | | 100 MHz Offset | | | -171 | | dBc/Hz | | VCO Open Loop Phase Noise at 2fo | | | • | | | | 10 kHz Offset | | | -76 | | dBc/Hz | | 100 kHz Offset | | | -105 | | dBc/Hz | | 1 MHz Offset | | | -133 | | dBc/Hz | | 10 MHz Offset | | | -152 | | dBc/Hz | | 100 MHz Offset | | | -158 | | dBc/Hz | | Closed Loop Phase Noise PLL + VCC | O at fvco with 100 KHz BW Loop F | ilter Design <sup>[3]</sup> | | | | | Integer, 100 MHz PD | 1 kHz Offset | | -112 | | dBc/Hz | | Integer, 100 MHz PD | 10 kHz Offset | | -110 | | dBc/Hz | | Integer, 100 MHz PD | 100 kHz Offset | | -111 | | dBc/Hz | | Integer, 100 MHz PD | 1 MHz Offset | | -139 | | dBc/Hz | | Integer, 100 MHz PD | 10 MHz Offset | | -161 | | dBc/Hz | | Integer, 100 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -56.5 | | dBc | | RMS Jitter | from 10KHz to 100MHz | | 129.5 | | fsec | | Fractional, 100 MHz PD | 1 kHz Offset | | -111 | | dBc/Hz | | Fractional, 100 MHz PD | 10 kHz Offset | | -110 | | dBc/Hz | | Fractional, 100 MHz PD | 100 kHz Offset | | -110 | | dBc/Hz | | Fractional, 100 MHz PD | 1 MHz Offset | | -139 | | dBc/Hz | | Fractional, 100 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Fractional, 100 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -56.8 | | dBc | | RMS Jitter | from 10KHz to 100MHz | | 123.8 | | fsec | | Closed Loop Phase Noise PLL + VCC | O at fvco with 178 KHz BW Loop Fi | ilter Design <sup>[4]</sup> | | | 1 .000 | | Integer, 100 MHz PD | 1 kHz Offset | | -113 | | dBc/Hz | | Integer, 100 MHz PD | 10 kHz Offset | | -118 | | dBc/Hz | | Integer, 100 MHz PD | 100 kHz Offset | | -112 | | dBc/Hz | | Integer, 100 MHz PD | 1 MHz Offset | | -138 | | dBc/Hz | | Integer, 100 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Integer, 100 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -59.7 | | dBc | | • | from 10KHz to 100MHz | | 89 | | | | RMS Jitter Fractional, 100 MHz PD | 1 kHz Offset | | -111 | | fsec<br>dBc/Hz | | Fractional, 100 MHz PD | 10 kHz Offset | | -115 | | dBc/Hz | | Fractional, 100 MHz PD | 100 kHz Offset | + | -109 | + | dBc/Hz | # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Electrical Specifications** (Continued) | - | | 1 | | | | |---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------|--------------------------------|------|----------------------------| | Parameter | Condition | Min. | Тур. | Max. | Units | | Fractional, 100 MHz PD | 1 MHz Offset | | -138 | | dBc/Hz | | Fractional, 100 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Fractional, 100 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | from 10KHz to 100MHz | | -58 | | dBc | | RMS Jitter | ITOTII TOKAZ to TOUMAZ | | 108.7 | | fsec | | Closed Loop Phase Noise PLL + VCO | at fvco with 71 KHz Loop Filter D | esign <sup>[5]</sup> | | | | | Integer, 50 MHz PD | 1 kHz Offset | | -110 | | dBc/Hz | | Integer, 50 MHz PD | 10 kHz Offse | | -105 | | dBc/Hz | | Integer, 50 MHz PD | 100 kHz Offset | | -109 | | dBc/Hz | | Integer, 50 MHz PD | 1 MHz Offset | | -139 | | dBc/Hz | | Integer, 50 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Integer, 50 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -54.2 | | dBc | | RMS Jitter | from 10KHz to 100MHz | | 169.8 | | fsec | | Fractional, 50 MHz PD | 1 kHz Offset | | -108 | | dBc/Hz | | Fractional, 50 MHz PD | 10 kHz Offset | | -104 | | dBc/Hz | | Fractional, 50 MHz PD | 100 kHz Offset | | -109 | | dBc/Hz | | Fractional, 50 MHz PD | 1 MHz Offset | | -139 | | dBc/Hz | | Fractional, 50 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Fractional, 50 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -53 | | dBc | | RMS Jitter | from 10KHz to 100MHz | | 193.7 | | fsec | | Closed Loop Phase Noise PLL + VCO | at fvco with 127 KHz BW Loop Fil | ter Design <sup>[6]</sup> | | | | | Integer, 50 MHz PD | 1 kHz Offset | | -112 | | dBc/Hz | | Integer, 50 MHz PD | 10 kHz Offse | | -110 | | dBc/Hz | | Integer, 50 MHz PD | 100 kHz Offset | | -111 | | dBc/Hz | | Integer, 50 MHz PD | 1 MHz Offset | | -138 | | dBc/Hz | | Integer, 50 MHz PD | 10 MHz Offset | | -160 | | dBc/Hz | | Integer, 50 MHz PD | 100 MHz Offset | | -171 | | dBc/Hz | | Integrated Phase Noise | | | -57.3 | | dBc | | RMS Jitter | from 10KHz to 100MHz | | 118 | | fsec | | Fractional, 50 MHz PD | 1 kHz Offset | | -109 | | dBc/Hz | | Frantianal FO MUT DD | | | -107 | | dBc/Hz | | Fractional, 50 MHz PD | 10 kHz Offse | | | | | | Fractional, 50 MHz PD Fractional, 50 MHz PD | 10 kHz Offset | | -110 | | dBc/Hz | | | | | -110<br>-136 | | | | Fractional, 50 MHz PD | 100 kHz Offset | | | | dBc/Hz | | Fractional, 50 MHz PD<br>Fractional, 50 MHz PD | 100 kHz Offset<br>1 MHz Offset | | -136 | | dBc/Hz | | Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD | 100 kHz Offset 1 MHz Offset 10 MHz Offset | | -136<br>-157 | | dBc/Hz | | Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Integrated Phase Noise | 100 kHz Offset 1 MHz Offset 10 MHz Offset | | -136<br>-157<br>-171 | | dBc/Hz<br>dBc/Hz | | Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Integrated Phase Noise RMS Jitter | 100 kHz Offset 1 MHz Offset 10 MHz Offset 100 MHz Offset | | -136<br>-157<br>-171<br>-55.55 | | + | | Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Fractional, 50 MHz PD Integrated Phase Noise | 100 kHz Offset 1 MHz Offset 10 MHz Offset 100 MHz Offset from 10KHz to 100MHz | | -136<br>-157<br>-171<br>-55.55 | | dBc/Hz<br>dBc/Hz<br>dBc/Hz | # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Electrical Specifications** (Continued) | Parameter | Condition | Min. | Тур. | Max. | Units | |----------------------|-----------|------|------|------|--------| | Flicker (Both Modes) | | | -268 | | dBc/Hz | [2] The closed loop phase noise PLL+VCO at fvco/2 can be calculated by subtracting 6dB. The closed loop phase noise PLL+VCO at 2fvco can be calculated by adding 6dB. #### **Loop Filter Configuration Table** | Loop Filter<br>Configura-<br>tion | C1<br>(pF) | C2<br>(nF) | C3<br>(pF) | C4<br>(pF) | R2<br>(kΩ) | R3<br>(kΩ) | R4<br>(kΩ) | Loop Filter Design | |-----------------------------------|------------|------------|------------|------------|------------|------------|------------|--------------------| | [3] | 470 | 10 | 82 | 82 | 0.51 | 1 | 1 | CP R3 R4 VTUNE | | [4] | 120 | 2.7 | 33 | 33 | 0.91 | 2 | 2 | C1 + R2 + C3 + C4 | | [5] | 330 | 10 | 180 | 180 | 0.75 | 1 | 1 | | | [6] | 120 | 4.7 | 33 | 33 | 1.3 | 2 | 2 | <u></u> | ROHS V # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz #### **Closed Loop Integer Phase Noise** v00.1210 # Typical Closed Loop Fractional Phase Noise [1] #### Free Running Phase Noise #### Typical Tuning Curves vs. Switch Position # Free Running VCO Phase Noise Over Temperature # Typical VCO Tuning Voltage After Calibration [1] RMS Jitter data is measured from 10KHz to 100MHz bandwidth. # FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz # Typical VCO Sensitivity vs. Cap @ Fo Voltage # Typical Output Power - Narrow Band Match #### Figure of Merit #### **Pin Descriptions** | Pin Number | Function | Description | |-----------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AVDD | DC Power Supply for analog circuitry. | | 2, 5, 6, 8, 9,<br>11 - 14, 18 - 22, 24,<br>26, 34, 37, 38 | N/C | The pins are not connected internally; however, all data shown herein was measured with these pins connected to RF/DC ground externally. | | 3 | VPPCP | Power Supply for charge pump analog section | | 4 | CP | Charge Pump Output | | 7 | VDDCP | Power Supply for the charge pump digital section | | 10 | RVDD | Reference Supply | | 15 | XREFP | Reference Oscillator Input | | 16 | DVDD3V | DC Power Supply for Digital (CMOS) Circuitry | | 17 | CEN | Chip Enable. Connect to logic high for normal operation. | | 23 | VTUNE | VCO Varactor. Tuning Port Input. | | 25 | VCC2 | VCO Analog Supply 2 | | 27 | VCC1 | VCO Analog Supply 1 | | 28 | RF_N [1] | RF Positive Output | | 29 | RF_P <sup>[1]</sup> | RF Negative Output | | 30 | SEN | PLL Serial Port Enable (CMOS) Logic Input | | 31 | SDI | PLL Serial Port Data (CMOS) Logic Input | | 32 | SCK | PLL Serial Port Clock (CMOS) Logic Input | | 33 | LD_SDO | Lock Detect, or Serial Data, or General Purpose (CMOS) Logic Output (GPO) | | 35 | VCCHF | DC Power Supply for Analog Circuitry | | 36 | VCCPS | DC Power Supply for Analog Prescaler | | 39 | VCCPD | DC Power Supply for Phase Detector | | 40 | BIAS | External bypass decoupling for precision bias circuits. Note: 1.920V ±20mV reference voltage (BIAS) is generated internally and cannot drive an external load. Must be measured with 10GΩ meter such as Agilent 34410A, normal 10MΩ DVM will read erroneously. | $<sup>\</sup>label{eq:continuous} \textbf{[1] For doubler mode of operation, pin 28 (RF\_N) and pin 29 (RF\_P) outputs must be shorted together.}$ v00.1210 #### Absolute Maximum Ratings | / 1.000 c 1.010 c 1.110 1.11 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | AVDD, RVDD, DVDD3V, VCCPD, VCCHF, VCCPS | -0.3V to +3.6V | | VPPCP, VDDCP, VCC1 | -0.3V to +5.8V | | VCC2 | -0.3V to +5.5V | | Operating Temperature | -40°C to +85°C | | Storage Temperature | -65°C to 125°C | | Maximum Junction Temperature | 125 °C | | Thermal Resistance (R <sub>TH</sub> ) (junction to ground paddle) | 20 °C/W | | Reflow Soldering | | | Peak Temperature | 260°C | | Time at Peak Temperature | 40 sec | | ESD Sensitivity (HBM) | Class 1B | v00.1210 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Outline Drawing** #### NOTES: - 1. LEADFRAME MATERIAL: COPPER ALLOY - 2. DIMENSIONS ARE IN INCHES [MILLIMETERS]. - 3. LEAD SPACING TOLERANCE IS NON-CUMULATIVE - 4. PAD BURR LENGTH SHALL BE 0.15mm MAXIMUM. PAD BURR HEIGHT SHALL BE 0.05mm MAXIMUM - 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm. - 6. ALL GROUND LEADS AND GROUND PADDLE MUST BE SOL-DERED TO PCB BE GROUND - 7. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED PCB LAND PATTERN. #### Package Information | Part No | umber | Package Body Material | Lead Finish | MSL Rating | Package Marking [1] | |---------|--------|----------------------------------------------------|---------------|------------|---------------------| | HMC840 | DLP6CE | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 | H840<br>XXXX | [1] 4-Digit lot number XXXX #### **Evaluation PCB** v00.1210 The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohm impedance while the package ground leads and exposed paddle should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request. #### **Evaluation PCB Schematic** To view this <u>Evaluation PCB Schematic</u> please visit <u>www.hittite.com</u> and choose HMC840LP6CE from the "Search by Part Number" pull down menu to view the product splash page. #### **Evaluation Order Information** | Item | Contents | Part Number | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | Fuelveties DOD Only | HMC840LP6CE F <sub>0</sub> /2 & F <sub>0</sub> Evaluation PCB | 129515-HMC840LP6CE | | Evaluation PCB Only | HMC840LP6CE 2xF <sub>0</sub> Evaluation PCB | 129516-HMC840LP6CE | | | HMC840LP6CE F <sub>O</sub> /2 & F <sub>O</sub> Evaluation PCB USB Interface Board 6' USB A Male to USB B Female Cable CD ROM (Contains User Manual, Evaluation PCB Schematic, Evaluation Software, Hittite PLL Design Software) | 129075-HMC840LP6CE | | Evaluation Kit | HMC840LP6CE 2xF <sub>0</sub> Evaluation PCB USB Interface Board 6' USB A Male to USB B Female Cable CD ROM (Contains User Manual, Evaluation PCB Schematic, Evaluation Software, Hittite PLL Design Software) | 129076-HMC840LP6CE | FRACTIONAL-N PLL WITH INTEGRATED VCO 1310 - 1415, 2620 - 2830, 5240 - 5660 MHz **ANALOG**DEVICES Notes: