

# WM8532

# 24-bit, 192kHz Stereo DAC with 2Vrms Ground Referenced Line Output

# DESCRIPTION

The WM8532 is a stereo DAC with integral charge pump. This provides selectable  $1V_{\text{RMS}}$  or  $2V_{\text{RMS}}$  line driver outputs using a single 3.3V power supply rail.

The device features ground-referenced outputs and the use of a DC servo to eliminate the need for line driving coupling capacitors and effectively eliminate power on pops and clicks.

The device is controlled and configured via a hardware control interface.

The device supports all common audio sampling rates between 8kHz and 192kHz using all common MCLK fs rates. The audio interface operates in slave mode.

The WM8532 has a 3.3V tolerant digital interface, allowing logic up to 3.3V to be connected.

The device is available in a 24pin QFN.

# FEATURES

- High performance stereo DAC with ground referenced line driver
- Audio Performance – 106dB SNR ('A-weighted') – -87dB THD
- 120dB mute attenuation
- All common sample rates from 8kHz to 192kHz supported
- Hardware control mode
- Data formats: LJ, I<sup>2</sup>S
- Maximum 1mV DC offset on Line Outputs
- Pop/Click suppressed Power Up/Down Sequencer
- AVDD, LINEVDD and DBVDD can operate at +3.3V ±10% allowing single supply
- 24-lead QFN package
- Operating temperature range: -40°C to 85°C

# **APPLICATIONS**

- Consumer digital audio applications requiring 2Vrms output
  - Games Consoles
  - Set Top Box
  - A/V Receivers
  - DVD Players
    Disital TV
  - Digital TV



WOLFSON MICROELECTRONICS plc

Production Data, June 2014, Rev 4.2

# TABLE OF CONTENTS

| DESCRIPTION                          |     |
|--------------------------------------|-----|
| FEATURES                             | . 1 |
| APPLICATIONS                         |     |
| BLOCK DIAGRAM                        |     |
| TABLE OF CONTENTS                    | . 2 |
| PIN CONFIGURATION                    | . 3 |
| ORDERING INFORMATION                 | . 3 |
| PIN DESCRIPTION                      | . 4 |
| ABSOLUTE MAXIMUM RATINGS             |     |
| RECOMMENDED OPERATING CONDITIONS     | . 5 |
| ELECTRICAL CHARACTERISTICS           | . 6 |
| TERMINOLOGY                          | . 6 |
| POWER CONSUMPTION MEASUREMENTS       |     |
| SIGNAL TIMING REQUIREMENTS           |     |
| SYSTEM CLOCK TIMING                  |     |
| AUDIO INTERFACE TIMING – SLAVE MODE  |     |
| POWER ON RESET CIRCUIT               |     |
| DEVICE DESCRIPTION                   |     |
| DIGITAL AUDIO INTERFACE              | 12  |
| DIGITAL AUDIO DATA SAMPLING RATES    | 13  |
| HARDWARE CONTROL INTERFACE           |     |
| POWER DOMAINS                        |     |
| DIGITAL DE-EMPHASIS CHARACTERISTICS  | 17  |
| APPLICATIONS INFORMATION             |     |
| RECOMMENDED EXTERNAL COMPONENTS      |     |
| RECOMMENDED ANALOGUE LOW PASS FILTER | 18  |
| RELEVANT APPLICATION NOTES           |     |
| PACKAGE DIMENSIONS                   | -   |
|                                      |     |
| ADDRESS                              |     |
| REVISION HISTORY                     | 22  |



# **PIN CONFIGURATION**



# **ORDERING INFORMATION**

| ORDER CODE     | TEMPERATURE<br>RANGE | PACKAGE                  | MOISTURE<br>SENSITIVITY LEVEL | PEAK SOLDERING<br>TEMPERATURE |
|----------------|----------------------|--------------------------|-------------------------------|-------------------------------|
| WM8532CGEFL/V  | -40°C to +85°C       | 24-lead QFN<br>(pb-free) | MSL3                          | 260°C                         |
| WM8532CGEFL/RV | −40°C to +85°C       | 24-lead QFN              | MSL3                          | 260°C                         |
|                |                      | (pb-free, tape and reel) |                               |                               |

Note:

Reel quantity = 3,500



# **PIN DESCRIPTION**

| PIN NO | NAME      | TYPE         | DESCRIPTION                                                            |
|--------|-----------|--------------|------------------------------------------------------------------------|
| 1      | BCLK      | Digital In   | Digital audio interface bit clock                                      |
| 2      | MCLK      | Digital In   | Master clock                                                           |
| 3      | DBVDD     | Supply       | Digital Buffer Supply                                                  |
| 4      | NC        |              |                                                                        |
| 5      | NC        |              |                                                                        |
| 6      | LINEVDD   | Supply       | Charge Pump supply                                                     |
| 7      | NC        |              |                                                                        |
| 8      | NC        |              |                                                                        |
| 9      | CPCA      | Analogue Out | Charge Pump fly back capacitor pin                                     |
| 10     | LINEGND   | Supply       | Charge Pump ground                                                     |
| 11     | СРСВ      | Analogue Out | Charge Pump fly back capacitor pin                                     |
| 12     | CPVOUTN   | Analogue Out | Charge Pump negative rail decoupling pin                               |
| 13     | LINEVOUTR | Analogue Out | Right line output                                                      |
| 14     | LINEREF   | Supply       | Ground reference for line output                                       |
| 15     | LINEVOUTL | Analogue Out | Left line output                                                       |
| 16     | AGND      | Supply       | Analogue ground                                                        |
| 17     | AVDD      | Supply       | Analogue supply                                                        |
| 18     | VMID      | Analogue Out | Analogue midrail decoupling pin                                        |
| 19     | MUTE      | Digital In   | 0 = Mute enabled<br>1 = Mute disabled                                  |
| 20     | AMPLSEL   | Digital In   | 0 = 1V <sub>RMS</sub> line output<br>1 = 2V <sub>RMS</sub> line output |
| 21     | DEEMPH    | Digital In   | 0 = De-emphasis filter disabled<br>1 = De-emphasis filter enabled      |
| 22     | AIFMODE   | Digital In   | 1 = 24-bit Left Justified<br>0 = 24-bit $l^2S$                         |
| 23     | LRCLK     | Digital In   | Digital audio interface left/right clock                               |
| 24     | DACDAT    | Digital In   | Digital audio interface data input                                     |



# **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.

Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are:

$$\label{eq:MSL1} \begin{split} \mathsf{MSL1} &= \mathsf{unlimited} \ \text{floor} \ \text{life} \ at <\!\!30^\circ\text{C} \ / \ 85\% \ \text{Relative} \ \text{Humidity}. \ \text{Not normally stored in moisture barrier bag}. \\ \mathsf{MSL2} &= \mathsf{out} \ \text{of} \ \text{bag storage for 1 year} \ at <\!\!30^\circ\text{C} \ / \ 60\% \ \text{Relative} \ \text{Humidity}. \ \text{Supplied in moisture barrier bag}. \\ \mathsf{MSL3} &= \mathsf{out} \ \text{of} \ \text{bag storage for 168 hours} \ at <\!\!30^\circ\text{C} \ / \ 60\% \ \text{Relative} \ \text{Humidity}. \ \text{Supplied in moisture barrier bag}. \\ \end{split}$$

The Moisture Sensitivity Level for each package type is specified in Ordering Information.

| CONDITION                           | MIN           | MAX         |
|-------------------------------------|---------------|-------------|
| AVDD, LINEVDD, DBVDD                | -0.3V         | +4.5V       |
| Voltage range digital inputs        | LINEGND -0.3V | DBVDD +0.3V |
| Voltage range analogue inputs       | AGND -0.3V    | AVDD +0.3V  |
| Temperature range, T <sub>A</sub>   | -40°C         | +125°C      |
| Storage temperature after soldering | -65°C         | +150°C      |

Notes:

2. LINEVDD and AVDD must always be within 0.3V of each other.

# **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                   | SYMBOL        | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|-----------------------------|---------------|-----------------|------|-----|------|------|
| Analogue supply range       | AVDD, LINEVDD |                 | 2.97 | 3.3 | 3.63 | V    |
| Ground                      | AGND, LINEGND |                 |      | 0   |      | V    |
| Digital Buffer supply range | DBVDD         |                 | 0.95 |     | 3.63 | V    |



<sup>1.</sup> Analogue grounds must always be within 0.3V of each other.

# **ELECTRICAL CHARACTERISTICS**

#### **Test Conditions**

LINEVDD=AVDD=DBVDD=3.3V, LINEGND=AGND=0V, T<sub>A</sub>=+25°C, Slave Mode, fs=48kHz, MCLK=256fs, 24-bit data, AMPLSEL=1, unless otherwise stated.

| PARAMETER                            | SYMBOL          | TEST CONDITIONS                      | MIN              | TYP              | MAX              | UNIT    |
|--------------------------------------|-----------------|--------------------------------------|------------------|------------------|------------------|---------|
| Analogue Output Levels               |                 |                                      |                  |                  |                  |         |
| Output Level                         |                 | 0dBFS,<br>AMPLSEL=1                  | 2.00×AVDD<br>3.3 | 2.04×AVDD<br>3.3 | 2.06×AVDD<br>3.3 | Vrms    |
|                                      |                 | 0dBFS,<br>AMPLSEL=0                  | 1.00×AVDD<br>3.3 | 1.02×AVDD<br>3.3 | 1.03×AVDD<br>3.3 | Vrms    |
| Load Impedance                       |                 |                                      | 1                |                  |                  | kΩ      |
| Load Capacitance                     |                 | No external RC filter                |                  |                  | 330              | pF      |
|                                      |                 | With filter shown in<br>Figure 17    |                  |                  | 1                | μF      |
| DAC Performance                      |                 |                                      |                  |                  |                  |         |
| Signal to Noise Ratio                | SNR             | R <sub>L</sub> = 10kΩ<br>A-weighted  |                  | 106              |                  | dB      |
|                                      |                 | R <sub>L</sub> = 10kΩ<br>Un-weighted |                  | 104              |                  | dB      |
| Dynamic Range                        | DNR             | R <sub>L</sub> = 10kΩ<br>A-weighted  |                  | 104              |                  | dB      |
| Total Harmonic Distortion            | THD             | 0dBFS                                |                  | -87              |                  | dB      |
| AVDD + LINEVDD                       | PSRR            | 100Hz                                |                  | 54               |                  | dB      |
| Power Supply Rejection Ratio         |                 | 1kHz                                 |                  | 54               |                  | dB      |
|                                      |                 | 20kHz                                |                  | 50               |                  | dB      |
| Channel Separation                   |                 | 1kHz                                 |                  | 100              |                  | dB      |
|                                      |                 | 20Hz to 20kHz                        |                  | 93               |                  | dB      |
| System Absolute Phase                |                 |                                      |                  | 0                |                  | degrees |
| Channel Level Matching               |                 |                                      |                  | 0.1              |                  | dB      |
| Mute Attenuation                     |                 |                                      |                  | -120             |                  | dB      |
| DC Offset at LINEVOUTL and LINEVOUTR |                 |                                      | -1               | 0                | 1                | mV      |
| Digital Logic Levels                 |                 |                                      |                  |                  |                  |         |
| Input HIGH Level                     | V <sub>IH</sub> | 3.3V < DBVDD < 1.35V                 | 0.7×<br>DBVDD    |                  |                  | V       |
|                                      |                 | 1.35 < DBVDD < 0.95V                 | 0.9×<br>DBVDD    |                  |                  | V       |
| Input LOW Level                      | VIL             | 3.3V < DBVDD < 1.35V                 |                  |                  | 0.3× DBVDD       | V       |
|                                      |                 | 1.35 < DBVDD < 0.95V                 |                  |                  | 0.1× DBVDD       | V       |
| Input Capacitance                    |                 |                                      |                  | 10               |                  | pF      |
| Input Leakage                        |                 |                                      | -0.9             |                  | 0.9              | μA      |

### TERMINOLOGY

- 1. Signal-to-Noise Ratio (dB) SNR is a measure of the difference in level between the maximum theoretical full scale output signal and the output with no input signal applied.
- 2. Total Harmonic Distortion (dB) THD is the level of the rms value of the sum of harmonic distortion products relative to the amplitude of the measured output signal.
- 3. All performance measurements carried out with 20kHz low pass filter, and where noted an A-weighted filter. Failure to use such a filter will result in higher THD and lower SNR readings than are found in the Electrical Characteristics. The low pass filter removes out of band noise; although it is not audible it may affect dynamic specification values.
- 4. Mute Attenuation This is a measure of the difference in level between the full scale output signal and the output with mute applied.



# POWER CONSUMPTION MEASUREMENTS

| Test Conditions<br>LINEVDD=AVDD=DBVDD=3.3V, LINEGN | ID=AGND=0V, AMPLSEL=1, T <sub>A</sub> =+ | 25°C, Slave M | lode, quiescen   | t (no signal) |               |
|----------------------------------------------------|------------------------------------------|---------------|------------------|---------------|---------------|
|                                                    | TEST CONDITIONS                          | IAVDD<br>(mA) | ILINEVDD<br>(mA) | DBVDD<br>(mA) | TOTAL<br>(mA) |
| Off                                                | No clocks applied                        | 0.8           | 1.0              | 0.0           | 1.8           |
| fs=48kHz, MCLK=256fs                               |                                          | -             | -                |               |               |
| Standby                                            | MUTE = 0                                 | 0.2           | 2.1              | 0.02          | 2.32          |
| Playback                                           | <u>MUTE</u> = 1                          | 4.7           | 6.0              | 0.02          | 10.72         |
| fs=96kHz, MCLK=256fs                               |                                          |               |                  |               |               |
| Standby                                            | MUTE = 0                                 | 0.2           | 2.7              | 0.03          | 2.93          |
| Playback                                           | <u>MUTE</u> = 1                          | 5.2           | 8.5              | 0.03          | 13.73         |
| fs=192kHz, MCLK=128fs                              |                                          |               | 1                | •             | •             |
| Standby                                            | MUTE = 0                                 | 0.2           | 2.7              | 0.04          | 2.94          |
| Playback                                           | <u>MUTE</u> = 1                          | 5.2           | 8.4              | 0.04          | 13.64         |



# SIGNAL TIMING REQUIREMENTS

### SYSTEM CLOCK TIMING



#### Figure 1 System Clock Timing Requirements

#### **Test Conditions**

LINEVDD=AVDD=2.97~3.63V, DBVDD=0.95~3.63V, LINEGND=AGND=0V, T<sub>A</sub>=+25°C

| PARAMETER                                                | SYMBOL             | MIN   | TYP | MAX   | UNIT |
|----------------------------------------------------------|--------------------|-------|-----|-------|------|
| Master Clock Timing Information                          |                    |       |     |       |      |
| MCLK cycle time                                          | t <sub>MCLKY</sub> | 27    |     | 500   | ns   |
| MCLK high time                                           | t <sub>MCLKH</sub> | 11    |     |       | ns   |
| MCLK low time                                            | t <sub>MCLKL</sub> | 11    |     |       | ns   |
| MCLK duty cycle (t <sub>MCLKH</sub> /t <sub>MCLKL)</sub> |                    | 40:60 |     | 60:40 | %    |
| MCLK period jitter                                       |                    |       |     | 200   | ps   |



# AUDIO INTERFACE TIMING - SLAVE MODE



Figure 2 Digital Audio Data Timing - Slave Mode

### **Test Conditions**

LINEVDD=AVDD=2.97~3.63V, DBVDD=0.95~3.63V LINEGND=AGND=0V, T<sub>A</sub>=+25°C, Slave Mode

| PARAMETER                               | SYMBOL            | MIN | TYP | MAX | UNIT |
|-----------------------------------------|-------------------|-----|-----|-----|------|
| Audio Data Input Timing Information     |                   |     |     |     |      |
| BCLK cycle time                         | t <sub>BCY</sub>  | 27  |     |     | ns   |
| BCLK pulse width high                   | t <sub>BCH</sub>  | 11  |     |     | ns   |
| BCLK pulse width low                    | t <sub>BCL</sub>  | 11  |     |     | ns   |
| LRCLK set-up time to BCLK rising edge   | t <sub>LRSU</sub> | 7   |     |     | ns   |
| LRCLK hold time from BCLK rising edge   | t <sub>LRH</sub>  | 5   |     |     | ns   |
| DACDAT hold time from LRCLK rising edge | t <sub>DH</sub>   | 5   |     |     | ns   |
| DACDAT set-up time to BCLK rising edge  | t <sub>DS</sub>   | 7   |     |     | ns   |

#### Table 1 Slave Mode Audio Interface Timing

Note:

BCLK period should always be greater than or equal to MCLK period.



#### **POWER ON RESET CIRCUIT**



Figure 3 Internal Power on Reset Circuit Schematic

The WM8532 includes an internal Power-On-Reset circuit, as shown in Figure 3, which is used to reset the DAC digital logic into a default state after power up. The POR circuit is powered by AVDD and has as its inputs VMID and LINEVDD. It asserts POR low if VMID or LINEVDD are below a minimum threshold.





Figure 4 shows a typical power-up sequence where LINEVDD comes up with AVDD. When AVDD goes above the minimum threshold,  $V_{pora}$ , there is enough voltage for the circuit to guarantee POR is asserted low and the chip is held in reset. In this condition, all digital inputs to the hardware control interface are ignored. After VMID rises to  $V_{pord\_hi}$  and AVDD rises to  $V_{pora\_hi}$ , POR is released high and access to the control interface and audio interface may take place. This assumes that DBVDD is at a level within the recommended operating conditions.

On power down, PORB is asserted low whenever LINEVDD or AVDD drop below the minimum threshold  $V_{\mbox{\scriptsize pora_low}}.$ 

#### **Test Conditions**

 $\mathsf{LINEVDD} = \mathsf{AVDD} = \mathsf{DBVDD} = 3.3\mathsf{V} \quad \mathsf{AGND} = \mathsf{LINEGND} = \mathsf{0V}, \ \mathsf{T}_\mathsf{A} = +25^\circ\mathsf{C}$ 

| PARAMETER                                               | SYMBOL TEST CONDITIONS |                       | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------------------------|------------------------|-----------------------|------|------|------|------|
| Power Supply Input Timing Int                           | ormation               |                       |      |      |      |      |
| VDD level to POR defined (LINEVDD/AVDD rising)          | V <sub>pora</sub>      | Measured from LINEGND |      | 158  |      | mV   |
| VDD level to POR rising edge<br>(VMID rising)           | $V_{\text{pord\_hi}}$  | Measured from LINEGND | 0.63 | 0.8  | 1    | V    |
| VDD level to POR rising edge<br>(LINEVDD/AVDD rising)   | V <sub>pora_hi</sub>   | Measured from LINEGND | 1.44 | 1.8  | 2.18 | V    |
| VDD level to POR falling edge<br>(LINEVDD/AVDD falling) | V <sub>pora_lo</sub>   | Measured from LINEGND | 0.96 | 1.46 | 1.97 | V    |

Table 2 Power on Reset

Note: All values are simulated results



### **DEVICE DESCRIPTION**

### INTRODUCTION

The WM8532 provides high fidelity, selectable  $1V_{\text{RMS}}$  or  $2V_{\text{RMS}}$  ground referenced stereo line output from a single supply line with minimal external components. The integrated DC servo eliminates the requirement for external mute circuitry by minimising DC transients at the output during power up/down. The device is well-suited to both stereo and multi-channel systems.

The device supports all common audio sampling rates between 8kHz and 192kHz using common MCLK fs rates, with a slave mode audio interface.

The WM8532 supports a simple hardware control mode, allowing access to 24-bit LJ and I<sup>2</sup>S audio interface formats, mute control, de-emphasis filter and output level select. An internal audio interface clock monitor automatically mutes the DAC output if the BCLK is interrupted.

# **DIGITAL AUDIO INTERFACE**

The digital audio interface is used for inputting audio data to the WM8532. The digital audio interface uses three pins:

- DACDAT: DAC data input
- LRCLK: Left/Right data alignment clock
- BCLK: Bit clock, for synchronisation

The WM8532 digital audio interface operates as a slave as shown in Figure 5.

| WM8532 | Processor |  |
|--------|-----------|--|
|--------|-----------|--|

Figure 5 Slave Mode

#### **INTERFACE FORMATS**

The WM8532 supports two different audio data formats:

- Left justified
- I<sup>2</sup>S

Both of these modes are MSB first. They are described in Audio Data Formats on page 13. Refer to the "Electrical Characteristics" section for timing information.



#### AUDIO DATA FORMATS

In Left Justified mode, the MSB is available on the first rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles before each LRCLK transition.



#### Figure 6 Left Justified Audio Interface (assuming n-bit word length)

In I<sup>2</sup>S mode, the MSB is available on the second rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.



Figure 7 I<sup>2</sup>S Justified Audio Interface (assuming n-bit word length)

### **DIGITAL AUDIO DATA SAMPLING RATES**

The external master clock is applied directly to the MCLK input pin. In a system where there are a number of possible sources for the reference clock, it is recommended that the clock source with the lowest jitter be used for the master clock to optimise the performance of the WM8532.

The WM8532 has a detection circuit that automatically determines the relationship between the master clock frequency (MCLK) and the sampling rate (LRCLK), to within  $\pm$ 32 system clock periods. The MCLK must be synchronised with the LRCLK, although the device is tolerant of phase variations or jitter on the MCLK.

The DAC supports MCLK to LRCLK ratios of 128fs to 1152fs and sampling rates of 8kHz to 192kHz.



| Table 3 shows | typical | master | clock | frequencies | and | sampling | rates | supported | by | the |
|---------------|---------|--------|-------|-------------|-----|----------|-------|-----------|----|-----|
| WM8532 DAC.   |         |        |       |             |     |          |       |           |    |     |

| Sampling Rate | MASTER CLOCK FREQUENCY (MHz) |             |             |             |             |             |             |  |
|---------------|------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|--|
| LRCLK         | 128fs                        | 192fs       | 256fs       | 384fs       | 512fs       | 768fs       | 1152fs      |  |
| 01/11-        |                              |             |             |             |             |             |             |  |
| 8kHz          | Unavailable                  | Unavailable | 2.048       | 3.072       | 4.096       | 6.144       | 9.216       |  |
| 32kHz         | Unavailable                  | Unavailable | 8.192       | 12.288      | 16.384      | 24.576      | 36.864      |  |
| 44.1kHz       | Unavailable                  | Unavailable | 11.2896     | 16.9344     | 22.5792     | 33.8688     | Unavailable |  |
| 48kHz         | Unavailable                  | Unavailable | 12.288      | 18.432      | 24.576      | 36.864      | Unavailable |  |
| 88.2kHz       | 11.2896                      | 16.9344     | 22.5792     | 33.8688     | Unavailable | Unavailable | Unavailable |  |
| 96kHz         | 12.288                       | 18.432      | 24.576      | 36.864      | Unavailable | Unavailable | Unavailable |  |
| 176.4kHz      | 22.5792                      | 33.8688     | Unavailable | Unavailable | Unavailable | Unavailable | Unavailable |  |
| 192kHz        | 24.576                       | 36.864      | Unavailable | Unavailable | Unavailable | Unavailable | Unavailable |  |

Table 3 MCLK Frequencies and Audio Sample Rates

### HARDWARE CONTROL INTERFACE

The device is configured according to logic levels applied to the hardware control pins as described in Table 4.

| PIN NAME | PIN<br>NUMBER | DESCRIPTION                     |  |
|----------|---------------|---------------------------------|--|
| MUTE     | 19            | Mute Control                    |  |
|          |               | 0 = Mute                        |  |
|          |               | 1 = Normal operation            |  |
| AMPLSEL  | 20            | Line Out Amplitude Level        |  |
|          |               | $1 = 2V_{RMS}$                  |  |
|          |               | $0 = 1V_{RMS}$                  |  |
| DEEMPH   | 21            | Audio Interface Mode            |  |
|          |               | 1 = De-emphasis filter active   |  |
|          |               | 0 = De-emphasis filter inactive |  |
| AIFMODE  | 22            | Audio Interface Mode            |  |
|          |               | 1 = 24-bit LJ                   |  |
|          |               | $0 = 24$ -bit $I^2S$            |  |

Table 4 Hardware Control Pin Configuration

#### MUTE

The  $\overline{\text{MUTE}}$  pin controls the DAC mute to both left and right channels. If data is passing through the device when the mute is asserted, a softmute is applied to ramp the signal down in 944 samples. If no data is applied when the  $\overline{\text{MUTE}}$  pin is pulled low, then the mute will be applied in one step after 4 samples. When the mute is de-asserted the signal returns to full scale in one step.

#### AMPLSEL

The analogue line out full-scale amplitude can be selected to  $1V_{RMS}$  or  $2V_{RMS}$ . When  $2V_{RMS}$  is selected, the full-scale output voltage at the LINEVOUTL/R pins is approximately  $2V_{RMS}$ . When  $1V_{RMS}$  is selected, the full-scale output voltage at the LINEVOUTL/R pins is approximately  $1V_{RMS}$ . See the Electrical Characteristics table for the full specifications of the full-scale output voltage.



#### **DE-EMPHASIS**

A digital de-emphasis filter may be applied to the DAC output when the sampling frequency is 44.1kHz. Operation at 48kHz and 32kHz is also possible, but with an increase in the error from the ideal response. Details of the de-emphasis filter characteristic for 32kHz, 44.1kHz and 48kHz can be seen in Figure 10 to Figure 15.

#### POWER UP AND DOWN CONTROL

The MCLK, BCLK and  $\overline{\text{MUTE}}$  pins are monitored to control how the device powers up or down, and this is summarised in Figure 8 below.



Figure 8 Hardware Power Sequence Diagram

#### Off to Enable

To power up the device to enabled, start MCLK and BCLK and set  $\overline{\text{MUTE}}$  = 1.

#### Off to Standby

To power up the device to standby, start MCLK and BCLK and set  $\overline{\text{MUTE}}$  = 0. Once the device is in standby mode, BCLK can be disabled and the device will remain in standby mode.

#### Standby to Enable

To transition from the standby state to the enabled state, set the MUTE pin to logic 1 and start BCLK.

#### Enable to Standby

To power down to a standby state leaving the charge pump running, either set the MUTE pin to logic 0 or stop BCLK. MCLK must continue to run in these situations. The device will automatically mute and power down quietly in either case.

#### Enable to Off

To power down the device completely, stop MCLK at any time. It is recommended that the device is placed into standby mode as described above before stopping MCLK to allow a quiet shutdown.



# WM8532

# **POWER DOMAINS**



Figure 9 Power Domain Diagram

| POWER DOMAIN                                       | NAME    | BLOCKS USING<br>THIS DOMAIN | DOMAIN DESCRIPTION            |  |
|----------------------------------------------------|---------|-----------------------------|-------------------------------|--|
| DAC Power Supplies                                 |         |                             |                               |  |
| 3.3V ± 10%                                         | AVDD    | Line Driver                 | Analogue Supply               |  |
|                                                    |         | DAC                         |                               |  |
|                                                    |         | DC Servo                    |                               |  |
| 3.3V ± 10%                                         | LINEVDD | Charge Pump                 | Analogue Supply               |  |
|                                                    |         | Digital LDO                 |                               |  |
|                                                    |         | Digital Pad buffers         |                               |  |
| 0.95V ~ 3.3V +10%                                  | DBVDD   | Digital Input Pins          | Digital Buffer Supply         |  |
| Internally Generated Power Supplies and References |         |                             |                               |  |
| 1.65V ± 10%                                        | VMID    | DAC, LDO                    | Ext decoupled resistor string |  |
| -3.3V ± 10%                                        | CPVOUTN | Line Driver                 | Charge pump generated voltage |  |

Table 5 Power Domains



### **DIGITAL DE-EMPHASIS CHARACTERISTICS**



Figure 10 De-Emphasis Frequency Response (32kHz)



Figure 12 De-Emphasis Frequency Response (44.1kHz)



Figure 14 De-Emphasis Frequency Response (48kHz)



Figure 11 De-Emphasis Error (32kHz)



Figure 13 De-Emphasis Error (44.1kHz)



Figure 15 De-Emphasis Error (48kHz)



### **APPLICATIONS INFORMATION**

### **RECOMMENDED EXTERNAL COMPONENTS**



#### Figure 16 Recommended External Components

#### Notes:

- 1. Wolfson recommend using a single, common ground plane. Where this is not possible, care should be taken to optimise split ground configuration for audio performance.
- 2. Charge Pump fly-back capacitor C5 should be placed as close to WM8532 as possible, followed by Charge Pump decoupling capacitor C1, then LINEVDD and VMID decoupling capacitors.
- 3. If VMID is decoupled to AVDD, the capacitance value of the decoupling capacitor should be chosen so that VMID will collapse at the same rate or quicker than AVDD at power off
- 4. Capacitor types should be chosen carefully. Capacitors with very low ESR are recommended for optimum performance.

### **RECOMMENDED ANALOGUE LOW PASS FILTER**





An external single-pole RC filter is recommended if the device is driving a wideband amplifier. Other filter architectures may provide equally good results.

The filter shown in Figure 17 has a -3dB cut-off at 105.26kHz and a droop of 0.15dB at 20kHz. The typical output from the WM8532 is 2.04Vrms – when a 10k $\Omega$  load is placed at the output of this recommended filter the amplitude across this load is 1.93Vrms.



### **RELEVANT APPLICATION NOTES**

The following application notes, available from <u>www.wolfsonmicro.com</u>, may provide additional guidance for use of the WM8532.

#### **DEVICE PERFORMANCE:**

WAN0223 - WM8532 Power Up/Down and mute timing

WAN0129 - Decoupling and Layout Methodology for Wolfson DACs, ADCs and CODECs

#### GENERAL:

WAN0161 - Electronic End-Product Design for ESD



# WM8532

# **PACKAGE DIMENSIONS**



| Symbols                         |               |           |      |      |
|---------------------------------|---------------|-----------|------|------|
|                                 | MIN           | NOM       | MAX  | NOTE |
| A                               | 0.70          | 0.75      | 0.80 |      |
| A1                              | 0             | 0.35      | 0.05 |      |
| A3                              |               | 0.203 REF |      |      |
| b                               | 0.20          | 0.25      | 0.30 | 1    |
| D                               |               | 4.00 BSC  |      |      |
| D2                              | 2.4           | 2.50      | 2.6  | 2    |
| E                               |               | 4.00 BSC  |      |      |
| E2                              | 2.4           | 2.50      | 2.6  | 2    |
| е                               |               | 0.50 BSC  |      |      |
| G                               |               | 0.65      |      |      |
| L                               | 0.35          | 0.40      | 0.45 |      |
| Tolerances of Form and Position |               |           |      |      |
| aaa                             | 0.1           |           |      |      |
| bbb                             | 0.1           |           |      |      |
| CCC                             | 0.1           |           |      |      |
| REF:                            | JEDEC, MO-220 |           |      |      |

NOTES: 1. DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.2 mm AND 0.30 mm FROM TERMINAL TIP. 2. FALLS WITHIN JEDEC, MO-220. 3. ALL DIMENSIONS ARE IN MILLIMETRES. 4. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEDEC 95-1 SPP-002. 5. COPLANARTY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. 6. REFER TO APPLICATIONS NOTE WAN\_0118 FOR FURTHER INFORMATION REGARDING PCB FOOTPRINTS AND QFN PACKAGE SOLDERING. 7. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.



# **IMPORTANT NOTICE**

Wolfson Microelectronics plc ("Wolfson") products and services are sold subject to Wolfson's terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Wolfson warrants performance of its products to the specifications in effect at the date of shipment. Wolfson reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Wolfson to verify that the information is current.

Testing and other quality control techniques are utilised to the extent Wolfson deems necessary to support its warranty. Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimise risks associated with customer applications, the customer must use adequate design and operating safeguards to minimise inherent or procedural hazards. Wolfson is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Wolfson products. Wolfson is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a Wolfson product.

Wolfson's products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Wolfson covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Wolfson's approval, licence, warranty or endorsement thereof. Any third party trade marks contained in this document belong to the respective third party owner.

Reproduction of information from Wolfson datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Wolfson is not liable for any unauthorised alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Wolfson's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

### ADDRESS

Wolfson Microelectronics plc Westfield House 26 Westfield Road Edinburgh EH11 2QB

Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001 Email :: <u>sales@wolfsonmicro.com</u>



# **REVISION HISTORY**

| DATE     | REV | ORIGINATOR | CHANGES                                                                                                                               |
|----------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 18/08/10 | 4.0 | BT         | Status updated to Production Data                                                                                                     |
|          |     | BT         | Added LINEREF pin to Block Diagram, p1                                                                                                |
|          |     | BT         | Added split VIL/VIH for two distinct DBVDD operating regions, p6                                                                      |
| 14/05/12 | 4.1 | JMacD      | Order codes updated from WM8532GEFL/V and WM8532GEFL/RV to WM8532CGEFL/V and WM8532CGEFL/RV to reflect change to copper wire bonding. |
| 09/06/14 | 4.2 | JMacD      | Confidential removed.                                                                                                                 |
|          |     |            |                                                                                                                                       |

