# N-Channel PowerTrench® **MOSFET** 60 V, 110 A, 2.7 m $\Omega$ #### **Features** - Typical $R_{DS(on)} = 2.2 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - Typical $Q_{g(tot)} = 80 \text{ nC}$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - UIS Capability - These Devices are Pb-Free and are RoHS Compliant ## **Applications** - Industrial Motor Drive - Industrial Power Supply - Industrial Automation - Battery Operated Tools - Battery Protection - Solar Inverters - UPS and Energy Inverters - Energy Storage - Load Switch # ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C, Unless otherwise noted) | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------|-----------------------------------|-----------------|------| | Drain-to-Source Voltage | $V_{DSS}$ | 60 | V | | Gate-to-Source Voltage | V <sub>GS</sub> | ±20 | V | | Drain Current – Continuous (T <sub>C</sub> = 25°C) (V <sub>GS</sub> = 10) (Note 1) | I <sub>D</sub> | 110 | А | | Pulsed Drain Current (T <sub>C</sub> = 25°C) | | See<br>Figure 4 | | | Single Pulse Avalanche Energy (Note 2) | E <sub>AS</sub> | 193 | mJ | | Power Dissipation | P <sub>D</sub> | 176 | W | | Derate Above 25°C | | 1.2 | W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>STG</sub> | -55 to<br>+175 | °C | | Thermal Resistance, Junction to Case | $R_{ heta JC}$ | 0.85 | °C/W | | Maximum Thermal Resistance, Junction to Ambient (Note 3) | $R_{\theta JA}$ | 43 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Current is limited by bondwire configuration. - 2. Starting $T_J = 25^{\circ}C$ , $L = 50 \mu H$ , $I_{AS} = 88 A$ , $V_{DD} = 60 V$ during inductor - charging and $V_{DD} = 0$ V during time in avalanche. 3. $R_{\theta JA}$ is the sum of the junction–to–case and case–to–ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta JC}$ is guaranteed by design, while $R_{\theta JA}$ is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper. # ON Semiconductor® www.onsemi.com D<sup>2</sup>PAK-3 TO-263 CASE 418AJ #### MARKING DIAGRAM NTBS2D7N06M7 = Specific Device Code = Assembly Location Υ = Year WW = Work Week = Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. # PACKAGE MARKING AND ORDERING INFORMATION | Device | Device Marking | Package | Reel Size | Tape Width | Quantity | |--------------|----------------|-----------------------------|-----------|------------|-----------| | NTBS2D7N06M7 | NTBS2D7N | D <sup>2</sup> PAK (TO-263) | 330 mm | 24 mm | 800 Units | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # | | _ CHARACTERISTICS (T <sub>J</sub> = 25°C unle | ,<br>1 | | | ı | 1 | |---------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------|-----|------|------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | | OFF CHARAC | TERISTICS | | | | | | | $BV_DSS$ | Drain-to-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | 60 | _ | _ | V | | I <sub>DSS</sub> | Drain-to-Source Leakage Current | $V_{DS} = 60 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 25^{\circ}\text{C}$ | - | _ | 1 | μΑ | | | | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 175°C (Note 4) | | _ | 1 | mA | | I <sub>GSS</sub> | Gate-to-Source Leakage Current | V <sub>GS</sub> = ±20 V | _ | _ | ±100 | nA | | ON CHARACT | ERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$ | 2.0 | 3.2 | 4.0 | V | | R <sub>DS(on)</sub> | Drain-to-Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 80 A, T <sub>J</sub> = 25°C | - | 2.2 | 2.7 | mΩ | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 80 A, T <sub>J</sub> = 175°C (Note 4) | | 4.1 | 5.0 | mΩ | | OYNAMIC CHA | ARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 6655 | _ | pF | | C <sub>oss</sub> | Output Capacitance | ] | - | 1745 | - | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 | - | 57 | - | pF | | Rg | Gate Resistance | f = 1 MHz | - | 2.2 | _ | Ω | | Q <sub>g(tot)</sub> | Total Gate Charge at 10 V | $V_{DD} = 30 \text{ V}, I_{D} = 80 \text{ A}, V_{GS} = 0 \text{ to } 10 \text{ V}$ | - | 80 | 110 | nC | | Q <sub>g(th)</sub> | Threshold Gate Charge | $V_{DD} = 30 \text{ V}, I_{D} = 80 \text{ A}, V_{GS} = 0 \text{ to } 2 \text{ V}$ | - | 12 | - | nC | | Q <sub>gs</sub> | Gate-to-Source Gate Charge | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 80 A | - | 35 | - | nC | | Q <sub>gd</sub> | Gate-to-Drain "Miller" Charge | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 80 A | - | 10 | - | nC | | SWITCHING C | HARACTERISTICS | | | | | | | t <sub>(on)</sub> | Turn-On Time | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 80 A, | - | _ | 115 | ns | | t <sub>d(on)</sub> | Turn-On Delay | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | - | 36 | _ | ns | | t <sub>r</sub> | Rise Time | | - | 52 | _ | ns | | t <sub>d(off)</sub> | Turn-Off Delay | | - | 36 | _ | ns | | t <sub>f</sub> | Fall Time | | - | 13 | _ | ns | | t <sub>off</sub> | Turn-Off Time | | - | _ | 64 | ns | | DRAIN-SOUR | CE DIODE CHARACTERISTICS | | | | | | | $V_{SD}$ | Source-to-Drain Diode Voltage | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 80 A<br>V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 40 A | - | _ | 1.25 | V | | | | | - | _ | 1.2 | V | | t <sub>rr</sub> | Reverse–Recovery Time | V <sub>DD</sub> = 48 V, I <sub>F</sub> = 80 A, | - | 78 | 102 | ns | | Q <sub>rr</sub> | Reverse–Recovery Charge | dl <sub>SD</sub> /dt = 100 A/μs | - | 100 | 130 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. The maximum value is specified by design at $T_J = 175^{\circ}$ C. Product is not tested to this condition in production. #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 1. Normalized Power Dissipation vs. Case Temperature Figure 2. Maximum Continuous Drain Current vs. Case Temperature Figure 3. Normalized Maximum Transient Thermal Impedance Figure 4. Peak Current Capability #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. Forward Bias Safe Operating Area NOTE: Refer to ON Semiconductor Application Notes AN7514 and AN7515 Figure 6. Unclamped Inductive Switching Capability Figure 7. Transfer Characteristics Figure 8. Forward Diode Characteristics Figure 9. Saturation Characteristics Figure 10. Saturation Characteristics #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 11. R<sub>DS(on)</sub> vs. Gate Voltage Figure 12. Normalized $R_{DS(on)}$ vs. Junction Temperature Figure 13. Normalized Gate Threshold Voltage vs. Temperature Figure 14. Normalized Drain-to-Source Breakdown Voltage vs. Junction Temperature Figure 15. Capacitance vs. Drain-to-Source Voltage Figure 16. Gate Charge vs. Gate-to-Source Voltage POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC. #### D<sup>2</sup>PAK-3 (TO-263, 3-LEAD) CASE 418AJ ISSUE F **DATE 11 MAR 2021** RECOMMENDED MOUNTING FOOTPRINT For additional information on our Pb-Free strategy and soldering details, please download the DN Seniconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D. #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: INCHES - 3. CHAMFER OPTIONAL. - 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.005 PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AT DATUM H. - 5. THERMAL PAD CONTOUR IS OPTIONAL WITHIN DIMENSIONS E, L1, D1, AND E1. - 6. OPTIONAL MOLD FEATURE. - 7. ①,② ... DPTIONAL CONSTRUCTION FEATURE CALL DUTS. | | INCHES | | MILLIN | ETERS | |-----|-----------|-------|----------|-------| | DIM | MIN. | MAX. | MIN. | MAX. | | Α | 0.160 | 0.190 | 4.06 | 4.83 | | A1 | 0.000 | 0.010 | 0.00 | 0.25 | | b | 0.020 | 0.039 | 0.51 | 0.99 | | c | 0.012 | 0.029 | 0.30 | 0.74 | | c2 | 0.045 | 0.065 | 1.14 | 1.65 | | D | 0.330 | 0.380 | 8.38 | 9.65 | | D1 | 0.260 | | 6.60 | | | E | 0.380 | 0.420 | 9.65 | 10.67 | | E1 | 0.245 | | 6.22 | | | e | 0.100 BSC | | 2.54 BSC | | | Н | 0.575 | 0.625 | 14.60 | 15.88 | | L | 0.070 | 0.110 | 1.78 | 2.79 | | L1 | | 0.066 | | 1.68 | | L5 | | 0.070 | | 1.78 | | L3 | 0.010 BSC | | 0.25 BSC | | | М | 0. | 8* | 0. | 8. | VIEW A-A VIEW A-A OPTIONAL CONSTRUCTIONS # **GENERIC MARKING DIAGRAMS\*** XXXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week W = Week Code (SSG) M = Month Code (SSG) G = Pb-Free Package AKA = Polarity Indicator \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking. **DOCUMENT NUMBER:** 98AON56370E Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. DESCRIPTION: D<sup>2</sup>PAK-3 (TO-263, 3-LEAD) PAGE 1 OF 1 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales