# Regulator Family, 400 mA, 2% and 4% Voltage #### Description The NCV4274 and NCV4274A is a precision micro-power voltage regulator with an output current capability of 400 mA available in the DPAK, D2PAK and SOT-223 packages. The output voltage is accurate within $\pm 2.0\%$ or $\pm 4.0\%$ depending on the version with a maximum dropout voltage of 0.5 V with an input up to 40 V. Low quiescent current is a feature drawing only 150 $\mu A$ with a 1 mA load. This part is ideal for automotive and all battery operated microprocessor equipment. The regulator is protected against reverse battery, short circuit, and thermal overload conditions. The device can withstand load dump transients making it suitable for use in automotive environments. #### **Features** - 2.5, 3.3 V, 5.0 V, 8.5 V, ±2.0% Output Options - 2.5, 3.3 V, 5.0 V, ±4.0% Output Options - Low 150 μA Quiescent Current at 1 mA load current - 400 mA Output Current Capability - Fault Protection - +60 V Peak Transient Voltage with Respect to GND - -42 V Reverse Voltage - Short Circuit - Thermal Overload - Very Low Dropout Voltage - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These are Pb-Free Devices #### ON Semiconductor® www.onsemi.com #### **MARKING DIAGRAMS** 1 Input 2, 4 Ground 3 Output D2PAK DS SUFFIX CASE 418AF SOT-223 ST SUFFIX CASE 318E X = A or blank xx = Voltage Ratings A = Assembly Location L, WL = Wafer Lot Y = Year WW, W = Work Week G, = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 15 of this data sheet. Figure 1. Block Diagram #### **Pin Definitions and Functions** | Pin No. | Symbol | Function | |---------|--------|--------------------------------------------------------------| | 1 | I | Input; Bypass directly at the IC a ceramic capacitor to GND. | | 2,4 | GND | Ground | | 3 | Q | Output; Bypass with a capacitor to GND. | - 1. DPAK 3LD package code 6025 - 2. D2PAK 3LD package code 6083 #### **ABSOLUTE MAXIMUM RATINGS** | Pin Symbol, Parameter | | Symbol | Condition | Min | Max | Unit | |-------------------------------------------------------|---------|------------------------------------|-------------|-----------------------|-----------------------|----------| | I, Input-to-Regulator | Voltage | VI | | -42 | 45 | V | | | Current | I <sub>I</sub> | | Internally<br>Limited | Internally<br>Limited | | | I, Input peak Transient Voltage to Regulator w to GND | VI | | | 60 | V | | | Q, Regulated Output | Voltage | V <sub>Q</sub> | $V_Q = V_I$ | -1.0 | 40 | V | | | Current | IQ | | Internally<br>Limited | Internally<br>Limited | | | GND, Ground Current | | I <sub>GND</sub> | | - | 100 | mA | | Junction Temperature<br>Storage Temperature | | T <sub>J</sub><br>T <sub>Stg</sub> | | -<br>-50 | 150<br>150 | °C<br>°C | | ESD Capability, Human Body Model | | ESD <sub>HB</sub> | | 4 | | kV | | ESD Capability, Machine Model | | ESD <sub>MM</sub> | | 200 | | V | | ESD Capability, Charged Device Model | | ESD <sub>CDM</sub> | | 1 | | kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 3. This device series incorporates ESD protection and is tested by the following methods: - - ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A114) - ESD MM tested per AEC-Q100-003 (EIA/JESD22-A115) - ESD CDM tested per EIA/JES D22/C101, Field Induced Charge Model #### **OPERATING RANGE** | Parameter | Symbol | Condition | Min | Max | Unit | |------------------------------------------|----------------|-----------|-----|-----|------| | Input Voltage (8.5 V Version) | V <sub>I</sub> | | 9.0 | 40 | V | | Input Voltage (5.0 V Version) | V <sub>I</sub> | | 5.5 | 40 | V | | Input Voltage (3.3 V, and 2.5 V Version) | V <sub>I</sub> | | 4.5 | 40 | V | | Junction Temperature | TJ | | -40 | 150 | °C | #### THERMAL RESISTANCE | Parameter | | Symbol | Condition | Min | Max | Unit | |---------------------|---------|------------------------------|-----------|-----|-------------------|------| | Junction-to-Ambient | DPAK | R <sub>thja</sub> | | - | 70<br>(Note 4) | °C/W | | Junction-to-Ambient | D2PAK | R <sub>thja</sub> | | - | 60<br>(Note 4) | °C/W | | Junction-to-Case | DPAK | R <sub>thjc</sub> | | - | 4 | °C/W | | Junction-to-Case | D2PAK | R <sub>thjc</sub> | | - | 3 | °C/W | | Junction-to-Tab | SOT-223 | Ψ–JLX,<br>ΨLX | | - | 14.5<br>(Note 5) | °C/W | | Junction-to-Ambient | SOT-223 | $R_{\theta JA}, \theta_{JA}$ | | - | 169.7<br>(Note 5) | °C/W | #### LEAD FREE SOLDERING TEMPERATURE AND MSL | Parameter | | Symbol | Condition | Min | Max | Unit | |------------------------------------------------------------|--------|---------------|------------------------------------------|--------|--------|------| | Lead Free Soldering, (Note 6) Reflow (SMD styles only), Pl | b-Free | $T_{\sf sld}$ | 60s – 150s Above 217s<br>40s Max at Peak | - | 265 pk | °C | | Moisture Sensitivity Level | | MSL | DPAK and D2PAK<br>SOT-223 | 1<br>3 | - | | <sup>6.</sup> Per IPC/JEDEC J-STD-020C Soldered in, minimal footprint, FR4 1 oz copper, 5 mm<sup>2</sup> copper area, FR4 #### **ELECTRICAL CHARACTERISTICS** $-40^{\circ}C < T_{J} < 150^{\circ}C; \, V_{I}$ = 13.5 V unless otherwise noted. | | | | Min | Тур | Max | Min | Тур | Max | | |-------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------|----------------------------------------------------------------------|-------------------------|----------------------------------------------------| | Parameter | Symbol | Test Conditions | N | CV427 | '4A | I | NCV42 | 74 | Unit | | REGULATOR | | | | | | | | | | | Output Voltage (8.5 V Version) | VQ | 5 mA < I <sub>Q</sub> < 200 mA<br>9.5 V < V <sub>I</sub> < 40 V | 8.33 | 8.5 | 8.67 | - | - | - | V | | Output Voltage (8.5 V Version) | VQ | 5 mA < I <sub>Q</sub> < 400 mA<br>9.5 V < V <sub>I</sub> < 28 V | 8.33 | 8.5 | 8.67 | - | - | - | ٧ | | Output Voltage (5.0 V Version) | VQ | 5 mA < I <sub>Q</sub> < 400 mA<br>6 V < V <sub>I</sub> < 28 V | 4.9 | 5.0 | 5.1 | 4.8 | 5.0 | 5.2 | ٧ | | Output Voltage (5.0 V Version) | VQ | 5 mA < I <sub>Q</sub> < 200 mA<br>6 V < V <sub>I</sub> < 40 V | 4.9 | 5.0 | 5.1 | 4.8 | 5.0 | 5.2 | ٧ | | Output Voltage (3.3 V Version) | VQ | 5 mA < I <sub>Q</sub> < 400 mA<br>4.5 V < V <sub>I</sub> < 28 V | 3.23 | 3.3 | 3.37 | 3.17 | 3.3 | 3.43 | V | | Output Voltage (3.3 V Version) | VQ | 5 mA < I <sub>Q</sub> < 200 mA<br>4.5 V < V <sub>I</sub> < 40 V | 3.23 | 3.3 | 3.37 | 3.17 | 3.3 | 3.43 | ٧ | | Output Voltage (2.5 V Version) | VQ | 5 mA < I <sub>Q</sub> < 400 mA<br>4.5 V < V <sub>I</sub> < 28 V | 2.45 | 2.5 | 2.55 | 2.4 | 2.5 | 2.6 | ٧ | | Output Voltage (2.5 V Version) | VQ | 5 mA < I <sub>Q</sub> < 200 mA<br>4.5 V < V <sub>I</sub> < 40 V | 2.45 | 2.5 | 2.55 | 2.4 | 2.5 | 2.6 | ٧ | | Current Limit | IQ | - | 400 | 600 | - | 400 | 600 | _ | mA | | Quiescent Current | Iq | $\begin{split} I_Q &= 1 \text{ mA} \\ V_Q &= 8.5 \text{ V} \\ V_Q &= 5.0 \text{ V} \\ V_Q &= 5.0 \text{ V} \\ V_Q &= 2.5 \text{ V} \\ I_Q &= 250 \text{ mA} \\ V_Q &= 8.5 \text{ V} \\ V_Q &= 5.0 \text{ V} \\ V_Q &= 5.0 \text{ V} \\ V_Q &= 2.5 \text{ V} \\ I_Q &= 400 \text{ mA} \\ V_Q &= 8.5 \text{ V} \\ V_Q &= 5.0 \text{ V} \\ V_Q &= 3.3 \text{ V} \\ V_Q &= 3.3 \text{ V} \\ V_Q &= 2.5 \text{ V} \\ I_Q &= 400 \text{ mA} \\ V_Q &= 2.5 \text{ V} \\ V_Q &= 2.5 \text{ V} \\ V_Q &= 2.5 \text{ V} \end{split}$ | | 195<br>190<br>145<br>140<br>10<br>10<br>13<br>12<br>20<br>20<br>30<br>28 | 250<br>250<br>250<br>250<br>250<br>15<br>15<br>20<br>20<br>35<br>35<br>45 | - | -<br>190<br>145<br>140<br>-<br>10<br>13<br>12<br>-<br>20<br>30<br>28 | | μΑ<br>μΑ<br>μΑ<br>μΑ<br>mA<br>mA<br>mA<br>mA<br>mA | | Dropout Voltage<br>8.5 V Version<br>5.0 V Version<br>3.3 V Version<br>2.5 V Version | V <sub>DR</sub> | $\begin{split} I_Q &= 250 \text{ mA}, \\ V_{DR} &= V_I - V_Q \\ V_I &= 8.5 \text{ V} \\ V_I &= 5.0 \text{ V} \\ V_I &= 4.5 \text{ V} \\ V_I &= 4.5 \text{ V} \end{split}$ | -<br>-<br>-<br>- | 250<br>250<br>-<br>- | 500<br>500<br>1.27<br>2.05 | -<br>-<br>- | _<br>250<br>_<br>_ | -<br>500<br>1.33<br>2.1 | mV<br>mV<br>V | | Load Regulation | $\Delta V_{Q}$ | I <sub>Q</sub> = 5 mA to 400 mA | - | 7 | 20 | - | 7 | 30 | mV | | Line Regulation | $\Delta V_{Q}$ | $\Delta V_I = 12 \text{ V to } 32 \text{ V}$<br>$I_Q = 5 \text{ mA}$ | - | 10 | 25 | - | 10 | 25 | mV | | Power Supply Ripple Rejection | P <sub>SRR</sub> | fr = 100 Hz,<br>V <sub>r</sub> = 0.5 V <sub>PP</sub> | - | 60 | _ | - | 60 | - | dB | | Temperature output voltage drift | $\Delta V_Q/\Delta T$ | | - | 0.5 | - | - | 0.5 | _ | mV/K | | Thermal Shutdown Temperature* | $T_{\mathrm{SD}}$ | I <sub>Q</sub> = 5 mA | 165 | - | 210 | 165 | - | 210 | °C | <sup>\*</sup>Guaranteed by design, not tested in production Figure 2. Measuring Circuit Figure 3. Application Circuit #### **TYPICAL CHARACTERISTIC CURVES** Figure 4. ESR Characterization – 3.3 V, 5 V and 8.5 V Versions Figure 5. ESR Characterization – 2.5 V Version #### TYPICAL CHARACTERISTIC CURVES - 8.5 V Version 9 R<sub>L</sub> = 33 Ω T<sub>J</sub> = 25°C 7 6 5 5 4 3 2 1 0 0 2 4 6 8 10 V<sub>I</sub> (V) Figure 6. Output Voltage vs. Junction Temperature Figure 7. Output Voltage vs. Input Voltage Figure 8. Output Current vs. Input Voltage Figure 9. Current Consumption vs. Output Current (High Load) Figure 10. Current Consumption vs. Output Current (Low Load) Figure 11. Drop Voltage vs. Output Current #### **TYPICAL CHARACTERISTIC CURVES - 8.5 V Version** Figure 12. Current Consumption vs. Input Voltage Figure 13. Input Current vs. Input Voltage #### **TYPICAL CHARACTERISTIC CURVES - 5.0 V Version** Figure 14. Output Voltage vs. Junction Temperature Figure 15. Output Voltage vs. Input Voltage Figure 16. Output Current vs. Input Voltage Figure 17. Current Consumption vs. Output Current (High Load) Figure 18. Current Consumption vs. Output Current (Low Load) Figure 19. Drop Voltage vs. Output Current #### TYPICAL CHARACTERISTIC CURVES - 5.0 V Version Figure 20. Current Consumption vs. Input Voltage Figure 21. Input Current vs. Input Voltage #### TYPICAL CHARACTERISTIC CURVES - 3.3 V Version 20 10 0 0 100 200 50 $V_{I}(V)$ Figure 24. Output Current vs. Input Voltage 30 20 200 0 1.6 1.4 1.2 1.0 8.0 0.6 0.4 0.2 0 0 I<sub>q</sub> (mA) 0 10 $T_J = 25^{\circ}C$ $V_{I} = 13.5 \text{ V}$ 10 20 $I_Q$ (mA) Figure 26. Current Consumption vs. Output **Current (Low Load)** 30 40 50 300 $I_Q$ (mA) Figure 25. Current Consumption vs. Output 400 500 600 Figure 27. Voltage Drop vs. Output Current 60 #### **TYPICAL CHARACTERISTIC CURVES - 3.3 V Version** Figure 28. Current Consumption vs. Input Voltage Figure 29. Input Current vs. Input Voltage #### TYPICAL CHARACTERISTIC CURVES - 2.5 V Version Figure 32. Output Current vs. Input Voltage 1.6 1.4 0 0 $T_J = 25^{\circ}C$ $V_{I} = 13.5 \text{ V}$ 10 Figure 33. Current Consumption vs. Output 600 1.2 1.0 1.0 Q 0.8 0.6 0.4 0.2 20 I<sub>Q</sub> (mA) Figure 34. Current Consumption vs. Output Current (Low Load) 30 40 50 Figure 35. Voltage Drop vs. Output Current #### **TYPICAL CHARACTERISTIC CURVES - 2.5 V Version** Figure 36. Current Consumption vs. Input Voltage Figure 37. Input Current vs. Input Voltage #### **APPLICATION DESCRIPTION** #### **Output Regulator** The output is controlled by a precision trimmed reference and error amplifier. The PNP output has saturation control for regulation while the input voltage is low, preventing over saturation. Current limit and voltage monitors complement the regulator design to give safe operating signals to the processor and control circuits. #### **Stability Considerations** The input capacitor $C_{I1}$ in Figure 2 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1 $\Omega$ in series with $C_{I2}$ . The output or compensation capacitor helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor $C_Q$ shown in Figure 2 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values $C_Q \geq 2.2~\mu F$ and an ESR $\leq 2.5~\Omega$ within the operating temperature range. Actual limits are shown in a graph in the Typical Performance Characteristics section. # Calculating Power Dissipation in a Single Output Linear Regulator The maximum power dissipation for a single output regulator (Figure 3) is: $$P_{D(max)} = [V_{I(max)} - V_{Q(min)}]I_{Q(max)} + V_{I(max)}I_{q}$$ (eq. 1) Where: $V_{I(max)}$ is the maximum input voltage, V<sub>Q(min)</sub> is the minimum output voltage, $I_{Q(max)}$ is the maximum output current for the application, and $I_q$ is the quiescent current the regulator consumes at $I_{O(max)}$ . Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\theta JA}$ can be calculated: $$\mathsf{P}_{\theta_{\mathsf{JA}}} = \frac{\left(150\;\mathsf{C} - \mathsf{T}_{\mathsf{A}}\right)}{\mathsf{P}_{\mathsf{D}}} \tag{eq. 2}$$ The value of $R_{\theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\theta JA}$ 's less than the calculated value in Equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram. #### **Heat Sinks** A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\rm BIA}$ : $$R_{\theta JA} = R_{\theta JC} + R_{\theta CS} + R_{\theta SA}$$ (eq. 3) Where: $R_{\theta JC}$ = the junction-to-case thermal resistance, $R_{\theta CS}$ = the case-to-heat sink thermal resistance, and $R_{\theta SA}$ = the heat sink-to-ambient thermal resistance. $R_{\theta JC}$ appears in the package section of the data sheet. Like $R_{\theta JA}$ , it too is a function of package type. $R_{\theta CS}$ and $R_{\theta SA}$ are functions of the package type, heat sink and the interface between them. These values appear in data sheets of heat sink manufacturers. Thermal, mounting, and heat sinking are discussed in the ON Semiconductor application note AN1040/D, available on the ON Semiconductor Website. #### **ORDERING INFORMATION4** | Device* | Output Voltage Accuracy | Output Voltage | Package | Shipping <sup>†</sup> | |-----------------|-------------------------|----------------|----------------------|-----------------------| | NCV4274ADS85R4G | 2% | 8.5 V | D2PAK<br>(Pb-Free) | 800 / Tape & Reel | | NCV4274DS50G | 4% | 5.0 V | D2PAK<br>(Pb-Free) | 50 Units / Rail | | NCV4274DS50R4G | 4% | 5.0 V | D2PAK<br>(Pb-Free) | 800 / Tape & Reel | | NCV4274DT50RKG | 4% | 5.0 V | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NCV4274ADS50G | 2% | 5.0 V | D2PAK<br>(Pb-Free) | 50 Units / Rail | | NCV4274ADS50R4G | 2% | 5.0 V | D2PAK<br>(Pb-Free) | 800 / Tape & Reel | | NCV4274ADT50RKG | 2% | 5.0 V | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NCV4274ST33T3G | 4% | 3.3 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV4274DT33RKG | 4% | 3.3 V | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NCV4274AST33T3G | 2% | 3.3 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV4274ADT33RKG | 2% | 3.3 V | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NCV4274ADS33R4G | 2% | 3.3 V | D2PAK<br>(Pb-Free) | 800 / Tape & Reel | | NCV4274ST25T3G | 4% | 2.5 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV4274AST25T3G | 2% | 2.5 V | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** DETAIL A A1 SEE DETAIL A #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN. | N□M. | MAX. | | | | Α | 1.50 | 1.63 | 1.75 | | | | A1 | 0.02 | 0.06 | 0.10 | | | | b | 0.60 | 0.75 | 0.89 | | | | b1 | 2.90 | 3.06 | 3.20 | | | | c | 0.24 | 0.29 | 0.35 | | | | D | 6.30 | 6.50 | 6.70 | | | | E | 3.30 | 3.50 | 3.70 | | | | е | | 2.30 BSC | ; | | | | L | 0.20 | | | | | | L1 | 1.50 | 1.75 | 2.00 | | | | He | 6.70 | 7.00 | 7.30 | | | | θ | 0* | | 10° | | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DETAIL A** ROTATED 90° CW STYLE 2: STYLE 1: ### **DPAK (SINGLE GAUGE)** CASE 369C ISSUE F **DATE 21 JUL 2015** - IOTES. 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI- - MENSIONS b3, L3 and Z. Jimensions b And E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. MENSIONS D AND E ARE DETERMINED AT THE - OUTERMOST EXTREMES OF THE PLASTIC BODY. 6. DATUMS A AND B ARE DETERMINED AT DATUM - 7. OPTIONAL MOLD FEATURE. | | INC | HES | MILLIM | ETERS | | |-----|-------|-------|----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | | b | 0.025 | 0.035 | 0.63 | 0.89 | | | b2 | 0.028 | 0.045 | 0.72 | 1.14 | | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | | С | 0.018 | 0.024 | 0.46 | 0.61 | | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | | D | 0.235 | 0.245 | 5.97 | 6.22 | | | E | 0.250 | 0.265 | 6.35 | 6.73 | | | е | 0.090 | BSC | 2.29 BSC | | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | | L | 0.055 | 0.070 | 1.40 | 1.78 | | | L1 | 0.114 | REF | 2.90 | REF | | | L2 | 0.020 | BSC | 0.51 | BSC | | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | | L4 | | 0.040 | | 1.01 | | | Z | 0.155 | | 3.93 | | | #### **GENERIC MARKING DIAGRAM\*** XXXXXX = Device Code = Assembly Location Α L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. #### SCALE 1:1 Α -h3 В L3 Ζ Ո DETAIL A NOTE 7 **BOTTOM VIEW** Cb2 е SIDE VIEW | $\oplus$ | 0.005 (0.13) lacktriangle C **TOP VIEW** Z Ħ L2 GAUGE C SEATING PLANE **BOTTOM VIEW A1** ALTERNATE CONSTRUCTIONS | OTTLL I. | 011662 | | OTTLE 5. | U | 1166 7. | OTTLE J. | |--------------------------|---------------------------|--------|-------------------------|----------|-------------------------|---------------------------| | PIN 1. BASE | PIN 1. | GATE | PIN 1. ANODE | Ē | PIN 1. CATHODE | PIN 1. GATE | | 2. COLLEC | CTOR 2. | DRAIN | <ol><li>CATHO</li></ol> | DE | <ol><li>ANODE</li></ol> | 2. ANODE | | <ol><li>EMITTE</li></ol> | R 3. | SOURCE | <ol><li>ANODE</li></ol> | | <ol><li>GATE</li></ol> | <ol><li>CATHODE</li></ol> | | 4. COLLEC | CTOR 4. | DRAIN | 4. CATHO | DE | <ol><li>ANODE</li></ol> | <ol><li>ANODE</li></ol> | | | | | | | | | | STYLE 6: | STYLE 7: | STYLE | 8: | STYLE 9: | | STYLE 10: | | PIN 1. MT1 | PIN 1. GATE | PIN 1. | . N/C | PIN 1. A | ANODE | PIN 1. CATHODE | | 2. MT2 | 2. COLLEC | TOR 2. | CATHODE | 2. 0 | CATHODE | <ol><li>ANODE</li></ol> | | <ol><li>GATE</li></ol> | <ol><li>EMITTER</li></ol> | 3. | ANODE | 3. F | RESISTOR ADJUST | <ol><li>CATHODE</li></ol> | | 4. MT2 | 4. COLLEC | ΓOR 4. | CATHODE | 4. 0 | CATHODE | 4. ANODE | STYLE 4: STYLE 5: STYLE 3: #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON10527D | Electronic versions are uncontrolled | ' | |------------------|-------------------------------|-----------------------------------------------|---| | STATUS: | ON SEMICONDUCTOR STANDARD | versions are uncontrolled except when stamped | | | NEW STANDARD: | REF TO JEDEC TO-252 | | | | DESCRIPTION: | DPAK SINGLE GAUGE SURFACE MOU | PAGE 1 OF 2 | | | DOCUMENT | NUMBER: | |------------|---------| | 98AON10527 | 7D | PAGE 2 OF 2 | ISSUE | REVISION | DATE | | | | | |-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--| | 0 | RELEASED FOR PRODUCTION. REQ. BY L. GAN | 24 SEP 2001 | | | | | | Α | ADDED STYLE 8. REQ. BY S. ALLEN. | 06 AUG 2008 | | | | | | В | ADDED STYLE 9. REQ. BY D. WARNER. | 16 JAN 2009 | | | | | | С | ADDED STYLE 10. REQ. BY S. ALLEN. | 09 JUN 2009 | | | | | | D | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE. | 29 JUN 2010 | | | | | | E | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 | | | | | | F | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA. | 21 JUL 2015 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### D2PAK CASE 418AF ISSUE E **DATE 15 SEP 2015** - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCHES. TAB CONTOUR OPTIONAL WITHIN DIMENSIONS - DIMENSIONS U AND V ESTABLISH A MINIMUM MOUNTING SURFACE FOR TERMINAL 4. - DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.025 (0.635) MAXIMUM. - SINGLE GAUGE DESIGN WILL BE SHIPPED AF-TER FPCN EXPIRATION IN OCTOBER 2011. | | INC | HES | MILLIMETERS | | | |----------------|-----------|------------------|-------------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.386 | 0.403 | 9.804 | 10.236 | | | В | 0.356 | 0.368 | 9.042 | 9.347 | | | С | 0.170 | 0.180 | 4.318 | 4.572 | | | D | 0.026 | 0.036 | 0.660 | 0.914 | | | E <sub>D</sub> | 0.045 | 0.055 | 1.143 | 1.397 | | | Es | 0.018 | 0.026 | 0.457 | 0.660 | | | F | 0.051 REF | | 1.295 REF | | | | G | 0.100 BSC | | 2.540 BSC | | | | Н | 0.539 | 0.539 0.579 13.6 | | 14.707 | | | J | 0.125 MAX | | 3.175 MAX | | | | K | 0.050 REF | | 1.270 REF | | | | L | 0.000 | 0.010 | 0.000 | 0.254 | | | M | 0.088 | 0.102 | 2.235 | 2.591 | | | N | 0.018 | 0.026 | 0.457 | 0.660 | | | P | 0.058 | 0.078 | 1.473 | 1.981 | | | R | 0° | 8° | 0° | 8° | | | S | 0.116 REF | | 2.946 REF | | | | U | 0.200 MIN | | 5.080 MIN | | | | ٧ | 0.250 MIN | | 6.350 MIN | | | #### **SOLDERING FOOTPRINT\*** **DETAIL C** T SEATING PLANE \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot WL YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. | DOCUMENT NUMBER: | 98AON21981D | Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | D2PAK | | PAGE 1 OF 1 | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative