# $\frac{\text{MOSFET}}{\text{D}^2\text{PAK}} - \text{N-Channel,}$ $\frac{\text{D}^2\text{PAK}}{\text{45 A, 60 V, 26 m}\Omega}$ Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls and bridge circuits. #### **Features** - Higher Current Rating - Lower R<sub>DS(on)</sub> - Lower V<sub>DS(on)</sub> - Lower Capacitances - Lower Total Gate Charge - Tighter V<sub>SD</sub> Specification - Lower Diode Reverse Recovery Time - Lower Reverse Recovery Stored Charge - AEC-Q101 Qualified and PPAP Capable NTBV45N06 - These Devices are Pb-Free and are RoHS Compliant #### **Typical Applications** - Power Supplies - Converters - Power Motor Controls - Bridge Circuits ### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------|---------------------| | Drain-to-Source Voltage | $V_{DSS}$ | 60 | Vdc | | Drain-to-Gate Voltage (R <sub>GS</sub> = 10 MΩ) | $V_{DGR}$ | 60 | Vdc | | Gate–to–Source Voltage - Continuous - Non–Repetitive (t <sub>p</sub> ≤10 ms) | V <sub>GS</sub><br>V <sub>GS</sub> | ±20<br>±30 | Vdc | | $ \begin{array}{lll} \text{Drain Current} & -\text{ Continuous } \textcircled{0} T_A = 25^{\circ}\text{C} \\ -\text{ Continuous } \textcircled{0} T_A = 100^{\circ}\text{C} \\ -\text{ Single Pulse } (t_p \leq 10 \mu\text{s}) \end{array} $ | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 45<br>30<br>150 | Adc<br>Apk | | Total Power Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 2) | P <sub>D</sub> | 125<br>0.83<br>3.2<br>2.4 | W<br>W/°C<br>W<br>W | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175 | °C | | Single Pulse Drain-to-Source Avalanche Energy – Starting $T_J = 25^{\circ}\text{C}$ ( $V_{DD} = 50 \text{ Vdc}, V_{GS} = 10 \text{ Vdc}, RG = 25 \Omega, I_{L(pk)} = 40 \text{ A}, L = 0.3 \text{ mH}, V_{DS} = 60 \text{ Vdc})$ | E <sub>AS</sub> | 240 | mJ | | Thermal Resistance - Junction-to-Case - Junction-to-Ambient (Note 1) - Junction-to-Ambient (Note 2) | $egin{array}{c} R_{ heta JC} \ R_{ heta JA} \ R_{ heta JA} \end{array}$ | 1.2<br>46.8<br>63.2 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8 in from case for 10 seconds | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. When surface mounted to an FR4 board using 1 in pad size, (Cu Area 1.127 in<sup>2</sup>). #### ON Semiconductor® http://onsemi.com #### 45 AMPERES, 60 VOLTS $R_{DS(on)} = 26 \text{ m}\Omega$ ## MARKING DIAGRAMS & PIN ASSIGNMENTS NTx45N06 = Device Code x = B or P A = Assembly Lo A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. | 2. | When surface mounted to an FR4 board using the minimum recommended pad size, (Cu Area 0.412 in <sup>2</sup> ). | |----|----------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | C | Symbol | Min | Тур | Max | Unit | | |---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------|--------------|--------------|------| | OFF CHARACTERISTICS | | | • | • | | • | | Drain-to-Source Breakdown (V <sub>GS</sub> = 0 Vdc, I <sub>D</sub> = 250 μAd<br>Temperature Coefficient (Posit | V <sub>(BR)DSS</sub> | 60<br>- | 70<br>57 | -<br>- | Vdc<br>mV/°C | | | Zero Gate Voltage Drain Curre<br>$(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$<br>$(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$ | I <sub>DSS</sub> | -<br>- | -<br>- | 1.0<br>10 | μAdc | | | Gate-Body Leakage Current ( | V <sub>GS</sub> = ±20 Vdc, V <sub>DS</sub> = 0 Vdc) | I <sub>GSS</sub> | - | _ | ±100 | nAdc | | ON CHARACTERISTICS (Note | 3) | | | | | | | Gate Threshold Voltage (Note $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$<br>Threshold Temperature Coeffi | V <sub>GS(th)</sub> | 2.0 | 2.8<br>7.2 | 4.0<br>- | Vdc<br>mV/°C | | | Static Drain-to-Source On-R<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 22.5 Ac | R <sub>DS(on)</sub> | - | 21 | 26 | mΩ | | | Static Drain-to-Source On-Vo<br>$(V_{GS} = 10 \text{ Vdc}, I_D = 45 \text{ Adc})$<br>$(V_{GS} = 10 \text{ Vdc}, I_D = 22.5 \text{ Adc})$ | V <sub>DS(on)</sub> | -<br>- | 0.93<br>0.93 | 1.4<br>- | Vdc | | | Forward Transconductance (N | 9 <sub>FS</sub> | - | 16.6 | - | mhos | | | DYNAMIC CHARACTERISTICS | 3 | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 1224 | 1725 | pF | | Output Capacitance | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0 Vdc,<br>f = 1.0 MHz) | C <sub>oss</sub> | - | 345 | 485 | | | Transfer Capacitance | , | C <sub>rss</sub> | _ | 76 | 160 | | | SWITCHING CHARACTERISTI | CS (Note 4) | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 10 | 25 | ns | | Rise Time | (V <sub>DD</sub> = 30 Vdc, I <sub>D</sub> = 45 Adc, | t <sub>r</sub> | - | 101 | 200 | | | Turn-Off Delay Time | $V_{GS} = 10 \text{ Vdc}, R_G = 9.1 \Omega) \text{ (Note 3)}$ | $t_{d(off)}$ | - | 33 | 70 | | | Fall Time | | t <sub>f</sub> | - | 106 | 220 | | | Gate Charge | | Q <sub>T</sub> | - | 33 | 46 | nC | | | $(V_{DS} = 48 \text{ Vdc}, I_D = 45 \text{ Adc}, V_{GS} = 10 \text{ Vdc}) \text{ (Note 3)}$ | Q <sub>1</sub> | - | 6.4 | - | | | | VGS = 10 Vdb) (Note b) | Q <sub>2</sub> | - | 15 | - | | | SOURCE-DRAIN DIODE CHAI | RACTERISTICS | | | | | | | Forward On-Voltage | $(I_S = 45 \text{ Adc}, V_{GS} = 0 \text{ Vdc}) \text{ (Note 3)}$<br>$(I_S = 45 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 150^{\circ}\text{C})$ | $V_{SD}$ | - | 1.08<br>0.93 | 1.2<br>- | Vdc | | Reverse Recovery Time | | t <sub>rr</sub> | - | 53.1 | - | ns | | | | t <sub>a</sub> | - | 36 | - | | | | | t <sub>b</sub> | - | 16.9 | - | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | - | 0.087 | _ | μC | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------------------|-----------------------| | NTB45N06T4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel | | NTBV45N06T4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. $V_{DS} > = 10 \text{ V}$ 80 <sub>lo</sub>, DRAIN CURRENT (AMPS) 70 60 50 40 30 $T_J = 25^{\circ}C$ 20 $T_J = 100^{\circ}C$ 10 $T_J = -55^{\circ}C$ 0 5.5 6 6.5 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature Figure 13. Thermal Response Figure 14. Thermal Response ## **MECHANICAL CASE OUTLINE** D<sup>2</sup>PAK 3 CASE 418B-04 **ISSUE L** **DATE 17 FEB 2015** #### SCALE 1:1 - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04. | | INCHES | | MILLIMETERS | | | |-----|-----------|-------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.340 | 0.380 | 8.64 | 9.65 | | | В | 0.380 | 0.405 | 9.65 | 10.29 | | | C | 0.160 | 0.190 | 4.06 | 4.83 | | | D | 0.020 | 0.035 | 0.51 | 0.89 | | | Е | 0.045 | 0.055 | 1.14 | 1.40 | | | F | 0.310 | 0.350 | 7.87 | 8.89 | | | G | 0.100 BSC | | 2.54 BSC | | | | Н | 0.080 | 0.110 | 2.03 | 2.79 | | | 7 | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.090 | 0.110 | 2.29 | 2.79 | | | L | 0.052 | 0.072 | 1.32 | 1.83 | | | М | 0.280 | 0.320 | 7.11 | 8.13 | | | N | 0.197 REF | | 5.00 REF | | | | Р | 0.079 REF | | 2.00 REF | | | | R | 0.039 REF | | 0.99 REF | | | | S | 0.575 | 0.625 | 14.60 | 15.88 | | | ٧ | 0.045 | 0.055 | 1.14 | 1.40 | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE 4. CATHODE STYLE 4: PIN 1. GATE 2. COLLECTOR 3. EMITTER 4. COLLECTOR STYLE 5: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. ANODE STYLE 6: PIN 1. NO CONNECT 2. CATHODE 3. ANODE 4. CATHODE #### **MARKING INFORMATION AND FOOTPRINT ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42761B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | D <sup>2</sup> PAK 3 | | PAGE 1 OF 2 | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DATE 17 FEB 2015** ## GENERIC MARKING DIAGRAM\* xx = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package AKA = Polarity Indicator #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98ASB42761B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | D <sup>2</sup> PAK 3 | | PAGE 2 OF 2 | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales