# MOSFET - Power, N-Channel, SUPERFET® III, FRFET® **650 V, 75 A, 27.4 m** $\Omega$ ## NVHL027N65S3F ## **Description** SUPERFET III MOSFET is ON Semiconductor's brand-new high voltage super-junction (SJ) MOSFET family that is utilizing charge balance technology for outstanding low on-resistance and lower gate charge performance. This advanced technology is tailored to minimize conduction loss, provide superior switching performance, and withstand extreme dv/dt rate. Consequently, SUPERFET III MOSFET is very suitable for the various power system for miniaturization and higher efficiency. SUPERFET III FRFET MOSFET's optimized reverse recovery performance of body diode can remove additional component and improve system reliability. #### **Features** - 700 V @ $T_J = 150$ °C - Typ. $R_{DS(on)} = 21.5 \text{ m}\Omega$ - Ultra Low Gate Charge (Typ. Q<sub>g</sub> = 227 nC) - Low Effective Output Capacitance (Typ. Coss(eff.) = 1880 pF) - 100% Avalanche Tested - AEC-Q101 Qualified and PPAP Capable #### **Applications** - Automotive On Board Charger HEV-EV - Automotive DC/DC Converter for HEV-EV ## ON Semiconductor® ## www.onsemi.com | V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | | |------------------|-------------------------|--------------------|--| | 650 V | 27.4 mΩ @ 10 V | 75 A | | **POWER MOSFET** TO-247 LONG LEADS CASE 340CX #### **MARKING DIAGRAM** \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Data Code (Year & Week) &K = Lot NVHL027N65S3F = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. ## **ABSOLUTE MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ , Unless otherwise noted) | Symbol | Parameter | | NVHL027N65S3F | Unit | |-----------------------------------|----------------------------------------------------------------------|---------------------------------------|---------------|------| | $V_{DSS}$ | Drain to Source Voltage | | 650 | V | | $V_{GSS}$ | Gate to Source Voltage | - DC | ±30 | V | | | | – AC (f > 1 Hz) | ±30 | | | I <sub>D</sub> | Drain Current | – Continuous (T <sub>C</sub> = 25°C) | 75 | Α | | | | - Continuous (T <sub>C</sub> = 100°C) | 60 | | | I <sub>DM</sub> | Drain Current | - Pulsed (Note 1) | 187.5 | Α | | E <sub>AS</sub> | Single Pulsed Avalanche Energy (Note 2) | | 1610 | mJ | | I <sub>AS</sub> | Avalanche Current (Note 2) | | 15 | Α | | E <sub>AR</sub> | Repetitive Avalanche Energy (Note 1) | | 5.95 | mJ | | dv/dt | MOSFET dv/dt | | 100 | V/ns | | | Peak Diode Recovery dv/dt (Note 3) | | 50 | | | $P_{D}$ | Power Dissipation | (T <sub>C</sub> = 25°C) | 595 | W | | | | – Derate Above 25°C | 4.76 | W/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range | | -55 to +150 | °C | | TL | Maximum Lead Temperature for Soldering, 1/8" from Case for 5 seconds | | 300 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Repetitive rating: pulse–width limited by maximum junction temperature. 2. $I_{AS} = 15 \text{ A}$ , $R_G = 25 \Omega$ , starting $T_J = 25^{\circ}\text{C}$ . 3. $I_{SD} \le 37.5 \text{ A}$ , di/dt $\le 200 \text{ A}/\mu\text{s}$ , $V_{DD} \le 400 \text{ V}$ , starting $T_J = 25^{\circ}\text{C}$ . ## THERMAL CHARACTERISTICS | Symbol | Parameter | NVHL027N65S3F | Unit | |----------------|-----------------------------------------------|---------------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case, Max. | 0.21 | °C/W | | $R_{ heta JA}$ | Thermal Resistance, Junction to Ambient, Max. | 40 | | ## PACKAGE MARKING AND ORDERING INFORMATION | Part Number | Top Marking | Package | Packing Method | Reel Size | Tape Width | Quantity | |---------------|---------------|---------|----------------|-----------|------------|----------| | NVHL027N65S3F | NVHL027N65S3F | TO-247 | Tube | N/A | N/A | 30 Units | ## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|------|------|-------|------| | OFF CHARACT | ERISTICS | | | • | | | | BV <sub>DSS</sub> Drain to | Drain to Source Breakdown Voltage | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA, T <sub>J</sub> = 25°C | 650 | _ | _ | V | | | | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 10 mA, T <sub>J</sub> = 150°C | 700 | _ | _ | V | | $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 20 mA, Referenced to 25°C | - | 0.61 | - | V/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V | - | - | 10 | μА | | | | V <sub>DS</sub> = 520 V, T <sub>C</sub> = 125°C | - | 590 | _ | | | I <sub>GSS</sub> | Gate to Body Leakage Current | V <sub>GS</sub> = ±30 V, V <sub>DS</sub> = 0 V | - | - | ±100 | nA | | ON CHARACTE | RISTICS | • | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D = 3 \text{ mA}$ | 3.0 | - | 5.0 | V | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 35 A | - | 21.5 | 27.4 | mΩ | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 37.5 A | - | 57 | - | S | | DYNAMIC CHAI | RACTERISTICS | | | • | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V, f = 1 MHz | _ | 7780 | _ | pF | | C <sub>oss</sub> | Output Capacitance | | - | 200 | - | pF | | C <sub>oss(eff.)</sub> | Effective Output Capacitance | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | - | 1880 | _ | pF | | C <sub>oss(er.)</sub> | Energy Related Output Capacitance | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | _ | 347 | _ | pF | | Q <sub>g(tot)</sub> | Total Gate Charge at 10 V | $V_{DS} = 400 \text{ V}, I_D = 37.5 \text{ A}, V_{GS} = 10 \text{ V}$ | - | 227 | _ | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | (Note 4) | - | 67 | - | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | | - | 87 | _ | nC | | ESR | Equivalent Series Resistance | f = 1 MHz | - | 2.2 | _ | Ω | | WITCHING CH | ARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = 400 \text{ V}, I_D = 37.5 \text{ A}, V_{GS} = 10 \text{ V}$ | - | 46 | _ | ns | | t <sub>r</sub> | Turn-On Rise Time | $R_g = 2 \Omega$ (Note 4) | - | 59 | _ | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | - | 147 | _ | ns | | t <sub>f</sub> | Turn-Off Fall Time | | - | 42 | _ | ns | | SOURCE-DRAII | N DIODE CHARACTERISTICS | • | | | | | | I <sub>S</sub> | Maximum Continuous Source to Drain Diode Forward Current | | - | _ | 75 | Α | | I <sub>SM</sub> | Maximum Pulsed Source to Drain Diode Forward Current | | - | - | 187.5 | Α | | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 37.5 A | - | _ | 1.3 | V | | t <sub>rr</sub> | Reverse Recovery Time | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 37.5 A, | - | 179 | _ | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | dI <sub>F</sub> /dt = 100 A/μs | - | 1098 | _ | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Essentially independent of operating temperature typical characteristics. ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 1. On-Region Characteristics Figure 3. Transfer Characteristics Figure 5. Body Diode Forward Voltage Variation vs. Source Current and Temperature Figure 2. On-Region Characteristics Figure 4. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 6. Capacitance Characteristics ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 7. Gate Charge Characteristics Figure 9. On-Resistance Variation vs. Temperature Figure 11. Maximum Drain Current vs. Case Temperature Figure 8. Breakdown Voltage Variation vs. Temperature Figure 10. Maximum Safe Operating Area Figure 12. E<sub>OSS</sub> vs. Drain to Source Voltage # Figure 13. Normalized Power Dissipation vs. Case Temperature Figure 14. Peak Current Capability NOTE: Refer to Fairchild Application Notes AN7514 and AN7515 Figure 15. Unclamped Inductive Switching Capability + ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 16. RDSON vs. Gate Voltage Figure 17. Normalized Gate Threshold Voltage vs. Temperature Figure 18. Transient Thermal Response Curve Figure 19. Gate Charge Test Circuit & Waveform Figure 20. Resistive Switching Test Circuit & Waveforms Figure 21. Unclamped Inductive Switching Test Circuit & Waveforms Figure 22. Peak Diode Recovery dv/dt Test Circuit & Waveforms SUPERFET and FRFET are a registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. DATE 06 JUL 2020 ## NOTES: UNLESS OTHERWISE SPECIFIED. - A. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. - B. ALL DIMENSIONS ARE IN MILLIMETERS. - C. DRAWING CONFORMS TO ASME Y14.5 2009. - D. DIMENSION A1 TO BE MEASURED IN THE REGION DEFINED BY L1. - E. LEAD FINISH IS UNCONTROLLED IN THE REGION DEFINED BY L1. # GENERIC MARKING DIAGRAM\* Description: Des XXXXX = Specific Device Code A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking. | DIM | MILLIMETERS | | | | | |------------|-------------|-------|-------|--|--| | DIM | MIN | NOM | MAX | | | | Α | 4.58 | 4.70 | 4.82 | | | | <b>A</b> 1 | 2.20 | 2.40 | 2.60 | | | | A2 | 1.40 | 1.50 | 1.60 | | | | D | 20.32 | 20.57 | 20.82 | | | | E | 15.37 | 15.62 | 15.87 | | | | E2 | 4.96 | 5.08 | 5.20 | | | | е | ~ | 5.56 | ~ | | | | L | 19.75 | 20.00 | 20.25 | | | | L1 | 3.69 | 3.81 | 3.93 | | | | ØΡ | 3.51 | 3.58 | 3.65 | | | | Q | 5.34 | 5.46 | 5.58 | | | | S | 5.34 | 5.46 | 5.58 | | | | b | 1.17 | 1.26 | 1.35 | | | | b2 | 1.53 | 1.65 | 1.77 | | | | b4 | 2.42 | 2.54 | 2.66 | | | | С | 0.51 | 0.61 | 0.71 | | | | D1 | 13.08 | ~ | ~ | | | | D2 | 0.51 | 0.93 | 1.35 | | | | E1 | 12.81 | ~ | ~ | | | | ØP1 | 6.60 | 6.80 | 7.00 | | | | DOCUMENT NUMBER: | 98AON93302G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TO-247-3LD | | PAGE 1 OF 1 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales