# **Power MOSFET** 30 V, 82 A, Single N-Channel, ICEPAK #### **Features** - Low Package Inductance - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - Dual Sided Cooling Capability - Compatible with SQ Footprint and Outline - These are Pb-Free Devices # **Applications** - CPU Power Delivery - DC-DC Converters - Optimized for both Synch FET and Control FET # MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | | | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|--------------------------------------|---------------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 30 | V | | Gate-to-Source Voltage | Gate-to-Source Voltage | | | ±20 | V | | Continuous Drain | | T <sub>A</sub> = 25°C | Ι <sub>D</sub> | 15.0 | Α | | Current R <sub>θJA</sub> (Note 1) | | T <sub>A</sub> = 70°C | 1 | 12.0 | | | Power Dissipation $R_{\theta JA}$ (Note 1) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.2 | W | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 82 | Α | | Current $R_{\theta J-PCB}$ (Note 2) | Steady<br>State | T <sub>A</sub> = 70°C | | 46 | | | Power Dissipation R <sub>θJ-PCB</sub> (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 65 | W | | Continuous Drain | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 66 | Α | | Current R <sub>θJC</sub> (Note 1) | | T <sub>C</sub> = 70°C | | 53 | | | Power Dissipation R <sub>θJC</sub> (Note 1) | | T <sub>C</sub> = 25°C | P <sub>D</sub> | 42 | W | | Pulsed Drain Current | T <sub>A</sub> = 25°0 | C, t <sub>p</sub> = 10 μs | $I_{DM}$ | 120 | Α | | Current Limited by Package T <sub>A</sub> = 25°C | | | I <sub>Dmax</sub> | 50 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> ,<br>T <sub>stg</sub> | –55 to<br>150 | °C | | Source Current (Body Diode) (Note 1) | | | I <sub>S</sub> | 51 | Α | | Drain to Source DV/DT | | | dV/dt | 6.0 | V/ns | | Single Pulse Drain-to–Source Avalanche Energy ( $T_J$ = 25°C, $V_{DD}$ = 30 V, $V_{GS}$ = 10 V, $I_L$ = 23.1 $A_{pk}$ , $L$ = 0.3 mH, $R_G$ = 25 $\Omega$ ) | | | E <sub>AS</sub> | 80 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 270 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Surfacemounted on FR4 board using 1 sq-in pad, 1 oz Cu. - 2. Measured with a T<sub>J</sub> of approximately 90°C using 1 oz Cu board. # ON Semiconductor® ### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | 30 V | 6.0 mΩ @ 10 V | 82 A | | 30 V | 9.0 mΩ @ 4.5 V | 02 A | ### ICEPAK B1 PAD CASE 145AD # MARKING DIAGRAM B4895 = Specific Device Code A = Assembly Location Y = Year WW = Work Week ■ = Pb-Free Package (Note: Microdot may be in either location) **N-CHANNEL MOSFET** ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|---------------------|-----------------------| | NTMKB4895NT1G | ICEPAK<br>(Pb-Free) | 1500/Tape & Reel | | NTMKB4895NT3G | ICEPAK<br>(Pb-Free) | 5000/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. # THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|--------------------|-------|------| | Junction-to-Case (Drain) (Note 1) | $R_{ heta JC}$ | 3.0 | °C/W | | Junction-to-Ambient - Steady State (Note 1) | $R_{ heta JA}$ | 58 | | | Junction-to-PCB (Note 2) | $R_{\theta J-PCB}$ | 1.0 | | # **ELECTRICAL CHARACTERISTICS** (T<sub>1</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Test Condition | on | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------|--------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | • | • | | | | • | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 23 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V 0VV 04V | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 24 V | T <sub>J</sub> = 125°C | | | 10 | 1 | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = | | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 2$ | 250 μΑ | 1.6 | | 2.4 | V | | Negative Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 5.7 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = | : 15 A | | 4.8 | 6.0 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = | = 12 A | | 7.5 | 9.0 | | | Forward Transconductance | 9FS | V <sub>DS</sub> = 15 V, I <sub>D</sub> = | : 10 A | | 40 | | S | | CHARGES, CAPACITANCES AND GA | ATE RESISTAI | NCE | | | | | | | Input Capacitance | C <sub>iss</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MHz, V <sub>DS</sub> = 15 V | | | 1644 | | pF | | Output Capacitance | C <sub>oss</sub> | | | | 341 | | 7 | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 184 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 12.9 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V}, I_D = 12 \text{ A}$ | | | 1.8 | | | | Gate-to-Source Charge | $Q_{GS}$ | | | | 5.0 | | 7 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 4.6 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 | V, I <sub>D</sub> = 12 A | | 25 | | nC | | SWITCHING CHARACTERISTICS (No | ote 4) | | - | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 10.5 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS}$ = 4.5 V, $V_{DS}$ = 15 V, $I_{D}$ = 12 A, $R_{G}$ = 1.8 $\Omega$ | | | 21.6 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 16.8 | | | | Fall Time | t <sub>f</sub> | | | | 4.1 | | | | DRAIN-SOURCE DIODE CHARACTE | RISTICS | | - | | | | | | Forward Diode Voltage | $V_{SD}$ | | $T_J = 25^{\circ}C$ | | 0.81 | 1.0 | V | | | | $V_{GS} = 0 \text{ V}, I_{S} = 12 \text{ A}$ | T <sub>J</sub> = 125°C | | 0.66 | | | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } d_{IS}/d_{t} = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 12 \text{ A}$ | | | 22.6 | | ns | | Charge Time | t <sub>a</sub> | | | | 7.5 | | 1 | | Discharge Time | t <sub>b</sub> | | | | 15.1 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 15.1 | | nC | | PACKAGE PARASITIC VALUES | | | • | | | | | | Gate Resistance | $R_{G}$ | T <sub>A</sub> = 25°C | | | 1.9 | 3.0 | Ω | Pulse Test: pulse width = 300 μs, duty cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ## **TYPICAL CHARACTERISTICS** 120 V<sub>DS</sub> ≥ 10 V 100 ID, DRAIN CURRENT (A) 80 60 40 T<sub>J</sub> = 125°C $T_J = 25^{\circ}C$ 20 = −55°C 0 1.5 3.5 2.5 4.5 5 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (V) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage ## **TYPICAL CHARACTERISTICS** Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature #### PACKAGE DIMENSIONS ## **ICEPAK 4.8x3.8 - B1 PAD** CASE 145AD-01 ISSUE O #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. COPLANARITY APPLIES TO THE FLANGES - OF LEADFRAME ONLY | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.61 | 0.68 | | | A1 | 0.02 | 0.08 | | | A2 | 0.08 | 0.17 | | | D | 4.75 | 4.85 | | | D2 | 0.35 | 0.45 | | | D3 | 0.44 | 0.48 | | | D4 | 0.84 | 0.88 | | | Е | 3.70 | 3.95 | | | E2 | 2.75 | 2.85 | | | E3 | 0.74 | 0.78 | | | E4 | 0.74 | 0.78 | | | F | 0.97 BSC | | | | G | 2.07 BSC | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) . Solitude services are inject to make changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative