# 2.5V/3.3V SiGe 1:2 Differential Clock Driver with RSECL\* Outputs \*Reduced Swing ECL ## Description The NBSG11 is a 1-to-2 differential fanout buffer, optimized for low skew and Ultra-Low JITTER. Inputs incorporate internal 50 $\Omega$ termination resistors and accept Negative ECL (NECL), Positive ECL (PECL), CML, LVCMOS, LVTTL, or LVDS. Outputs are Reduced Swing ECL (RSECL), 400 mV. All outputs loaded with 50 $\Omega$ to $V_{CC}$ – 2 V. #### **Features** - Maximum Input Clock Frequency up to 12 GHz Typical - Maximum Input Data Rate up to 12 Gb/s Typical - 30 ps Typical Rise and Fall Times - 125 ps Typical Propagation Delay - RSPECL Output with Operating Range: V<sub>CC</sub> = 2.375 V to 3.465 V with V<sub>EE</sub> = 0 V - RSNECL Output with RSNECL or NECL Inputs with Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = −2.375 V to −3.465 V - RSECL Output Level (400 mV Peak-to-Peak Output), Differential Output Only - 50 $\Omega$ Internal Input Termination Resistors - Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices - These are Pb-Free Devices ## ON Semiconductor® http://onsemi.com #### **MARKING DIAGRAM\*** QFN16 MN SUFFIX CASE 485G A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. Figure 1. QFN16 Pinout (Top View) ## **Table 1. PIN DESCRIPTION** | Pin | Name | 1/0 | Description | |-----------|-----------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VTCLK | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | 2 | CLK | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input. Internal 75 k $\Omega$ to $V_{EE}$ and 36.5 k $\Omega$ to $V_{CC}.$ | | 3 | CLK | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted Differential Input. Internal 75 $k\Omega$ to $V_{\mbox{\footnotesize EE}}.$ | | 4 | VTCLK | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | 5,16 | V <sub>EE</sub> | - | Negative Supply Voltage | | 6,7,14,15 | NC | - | No Connect | | 8,13 | V <sub>CC</sub> | - | Positive Supply Voltage | | 9 | Q1 | RSECL Output | Inverted Differential Output 1. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2.0 V. | | 10 | Q1 | RSECL Output | Noninverted Differential Output 1. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2.0 V. | | 11 | Q0 | RSECL Output | Inverted Differential output 0. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> $-$ 2.0 V. | | 12 | Q0 | RSECL Output | Noninverted Differential Output 0. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> $-$ 2.0 V. | | - | EP | - | The Exposed Pad (EP) on the QFN $-$ 16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heatsinking conduit. The pad is not electrically connected to the die but may be electrically and thermally connected to V <sub>EE</sub> on the PC board. | <sup>1.</sup> All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad on package bottom (see case drawing) must be attached to a heat–sinking conduit. <sup>2.</sup> In the differential configuration when the input termination pins (VTCLK, VTCLK) are connected to a common termination voltage, and if no signal is applied then the device will be susceptible to self–oscillation. Figure 2. Logic Diagram # **Table 2. INTERFACING OPTIONS** | INTERFACING OPTIONS | CONNECTIONS | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CML | Connect VTCLK and VTCLK to V <sub>CC</sub> | | LVDS | Connect VTCLK and VTCLK together | | AC-COUPLED | Bias VTCLK and VTCLK Inputs within (VIHCMR) Common Mode Range | | RSECL, PECL, NECL | Standard ECL Termination Techniques | | LVTTL, LVCMOS | An external voltage should be be applied to the unused complementary differential input. Nominal voltage is 1.5 V for LVTTL and V <sub>CC</sub> /2 for LVCMOS inputs. | **Table 3. ATTRIBUTES** | Characteristic | Value | | | | | | |--------------------------------------------------------|------------------------|----------------------|--|--|--|--| | Internal Input Pulldown Resistor (CLK, | 75 kΩ | | | | | | | Internal Input Pullup Resistor (CLK) | 36.5 kΩ | | | | | | | ESD Protection | > 2 kV<br>> 100 V | | | | | | | Moisture Sensitivity (Note 3) | Pb-Free | Level 1 | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | 125 | | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | 3. For additional information, see Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------|----------| | V <sub>CC</sub> | Positive Power Supply | V <sub>EE</sub> = 0 V | | 3.6 | V | | V <sub>EE</sub> | Negative Power Supply | V <sub>CC</sub> = 0 V | | -3.6 | V | | V <sub>I</sub> | Positive Input<br>Negative Input | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_I \le V_{CC}$<br>$V_I \ge V_{EE}$ | 3.6<br>-3.6 | V<br>V | | V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $ | $\begin{array}{ccc} V_{CC} - V_{EE} \geq & 2.8 \ V \\ V_{CC} - V_{EE} < & 2.8 \ V \end{array}$ | | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V<br>V | | I <sub>out</sub> | Output Current | Continuous<br>Surge | | 25<br>50 | mA<br>mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction–to–Ambient) (Note 4) | 0 lfpm<br>500 lfpm | | 41.6<br>35.2 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | 2S2P (Note 4) | | 4.0 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. <sup>4.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT V<sub>CC</sub> = 2.5 V; V<sub>EE</sub> = 0 V (Note 5) | | | | -40°C | | 25°C | | | | | | | |--------------------|----------------------------------------------------------------------|------------------|-----------------|--------------------------|----------|------|--------------------------|------|------|--------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | POWER | SUPPLY CURRENT | | | | | | | | | | | | I <sub>EE</sub> | Negative Power Supply Current | 45 | 60 | 75 | 45 | 60 | 75 | 45 | 60 | 75 | mA | | RSPECL | OUTPUTS (Note 6) | | | | | | | | | | | | V <sub>OH</sub> | Output HIGH Voltage | 1450 | 1530 | 1575 | 1525 | 1565 | 1600 | 1550 | 1590 | 1625 | mV | | $V_{OUTPP}$ | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SING | LE-END | <b>ED</b> (Figu | res 4 & 6 | 6) (Note | 7) | • | | • | • | | | V <sub>IH</sub> | Input HIGH Voltage | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | mV | | V <sub>th</sub> | Input Threshold Reference Voltage<br>Range (Note 8) | 950 | | V <sub>CC</sub><br>-75 | 950 | | V <sub>CC</sub><br>-75 | 950 | | V <sub>CC</sub><br>-75 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENTIA | <b>ALLY</b> (Fig | ures 5 & | 7) (Note | 9) | | | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input LOW Voltage | 0 | | V <sub>CC</sub> – 75 | 0 | | V <sub>CC</sub> –<br>75 | 0 | | V <sub>CC</sub> – 75 | mV | | V <sub>ID</sub> | Differential Input Voltage<br>(V <sub>IHD</sub> - V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 10) (Figure 8) | 1200 | | 2500 | 1200 | | 2500 | 1200 | | 2500 | mV | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 80 | 150 | | 80 | 150 | | 80 | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 100 | | 25 | 100 | | 25 | 100 | μΑ | | TERMINA | ATION RESISTORS | _ | - | - | - | • | - | - | - | - | - | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. Input and output parameters vary 1:1 with $V_{CC}$ . - 6. All loading with 50 $\Omega$ to $V_{CC}$ 2 $\dot{V}$ . - Vth, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously. Vth is applied to the complementary input when operating in single-ended mode. V<sub>th</sub> = (V<sub>IH</sub> V<sub>IL</sub>) / 2. - 9. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously. - 10. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 11) | | | | -40°C | | | 25°C | | | | | | | |--------------------|----------------------------------------------------------------------|------------------|-----------------|--------------------------|----------|------|--------------------------|------|------|--------------------------|------|--| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | POWER: | POWER SUPPLY CURRENT | | | | | | | | | | | | | I <sub>EE</sub> | Negative Power Supply Current | 45 | 60 | 75 | 45 | 60 | 75 | 45 | 60 | 75 | mA | | | RSPECL | OUTPUTS (Note 12) | | | | | | | | | | | | | V <sub>OH</sub> | Output HIGH Voltage | 2250 | 2330 | 2375 | 2325 | 2365 | 2400 | 2350 | 2390 | 2425 | mV | | | V <sub>OUTPP</sub> | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SING | LE-END | <b>ED</b> (Figu | res 4 & 6 | S) (Note | 13) | - | - | - | - | - | | | V <sub>IH</sub> | Input HIGH Voltage | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | mV | | | V <sub>IL</sub> | Input LOW Voltage | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | mV | | | V <sub>th</sub> | Input Threshold Reference Voltage<br>Range (Note 14) | 950 | | V <sub>CC</sub><br>-75 | 950 | | V <sub>CC</sub><br>-75 | 950 | | V <sub>CC</sub><br>-75 | mV | | | V <sub>ISE</sub> | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENTIA | <b>ALLY</b> (Fig | ures 5 & | 7) (Note | 15) | | | | | | | | | V <sub>IHD</sub> | Differential Input HIGH Voltage | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | mV | | | V <sub>ILD</sub> | Differential Input LOW Voltage | 0 | | V <sub>CC</sub> – 75 | 0 | | V <sub>CC</sub> – 75 | 0 | | V <sub>CC</sub> – 75 | mV | | | $V_{ID}$ | Differential Input Voltage<br>(V <sub>IHD</sub> – V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | | $V_{IHCMR}$ | Input HIGH Voltage Common Mode<br>Range (Note 16) (Figure 8) | 1200 | | 3300 | 1200 | | 3300 | 1200 | | 3300 | mV | | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 80 | 150 | | 80 | 150 | | 80 | 150 | μΑ | | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 100 | | 25 | 100 | | 25 | 100 | μΑ | | | TERMINA | ATION RESISTORS | - | - | - | | - | - | - | • | - | - | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 11. Input and output parameters vary 1:1 with $V_{CC}$ . - 12. All loading with 50 $\Omega$ to $V_{CC}$ 2 $\dot{V}$ . - 13. Vth, $V_{IH}$ , $V_{IL}$ , and $V_{ISE}$ parameters must be complied with simultaneously. 14. Vth is applied to the complementary input when operating in single–ended mode. $V_{th} = (V_{IH} V_{IL}) / 2$ . - 15. V<sub>IHD</sub>, V<sub>ILD</sub>. V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously. - 16. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. DC CHARACTERISTICS, NECL or RSNECL INPUT WITH NECL OUTPUT V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -3.465 V to -2.375 V (Note 17) | | | | -40°C | | | 25°C | | | | | | |--------------------|----------------------------------------------------------------------|------------------------|-----------------|--------------------------|------------------------|------|--------------------------|---------------------------|------|--------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | POWER | SUPPLY CURRENT | • | • | | • | | | • | • | • | | | I <sub>EE</sub> | Negative Power Supply Current | 45 | 60 | 75 | 45 | 60 | 75 | 45 | 60 | 75 | mA | | RSPECL | OUTPUTS (Note 18) | | | | | | - | | | | | | $V_{OH}$ | Output HIGH Voltage | -1050 | -970 | -925 | -975 | -935 | -900 | -950 | -910 | -875 | mV | | $V_{OUTPP}$ | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SING | LE-ENDI | <b>ED</b> (Figu | res 4 & 6 | 6) (Note 1 | 19) | | | | | | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | mV | | $V_{th}$ | Input Threshold Reference Voltage<br>Range (Note 20) | V <sub>EE</sub> + 950 | | V <sub>CC</sub><br>-75 | V <sub>EE</sub> + 950 | | V <sub>CC</sub><br>-75 | V <sub>EE</sub> + 950 | | V <sub>CC</sub><br>-75 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENTIA | <b>ALLY</b> (Fig | ures 5 & | 7) (Note | 21) | | | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> +<br>1200 | | V <sub>CC</sub> | mV | | $V_{ILD}$ | Differential Input LOW Voltage | V <sub>EE</sub> | | V <sub>CC</sub> –<br>75 | V <sub>EE</sub> | | V <sub>CC</sub> – 75 | V <sub>EE</sub> | | V <sub>CC</sub> –<br>75 | mV | | $V_{\text{ID}}$ | Differential Input Voltage<br>(V <sub>IHD</sub> – V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 22) (Figure 8) | V <sub>EE</sub> + 1200 | | 0 | V <sub>EE</sub> + 1200 | | 0 | V <sub>EE</sub> + 1200 | | 0 | mV | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 80 | 150 | | 80 | 150 | | 80 | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 100 | | 25 | 100 | | 25 | 100 | μΑ | | TERMINA | ATION RESISTORS | | | | | | | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 17. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 18. All loading with 50 $\Omega$ to $V_{CC}$ 2 V. - 19. Vth, $V_{IH}$ , $V_{IL}$ and $V_{ISE}$ parameters must be complied with simultaneously. - 20. Vth is applied to the complementary input when operating in single–ended mode. $V_{th} = (V_{IH} V_{IL}) / 2$ . 21. $V_{IHD}$ , $V_{ILD}$ , $V_{ID}$ and $V_{IHCMR}$ parameters must be complied with simultaneously. - 22. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. | | | -40°C | | | | 25°C | | | | | | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|--------------|----------------|------|--------------|----------------|------|--------------|----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Input Clock Frequency<br>(See Figure 3. F <sub>max</sub> /JITTER) (Note 23) | 10.5 | 12 | | 10.5 | 12 | | 10.5 | 12 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential | 90 | 125 | 160 | 90 | 125 | 160 | 90 | 125 | 160 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Note 24)<br>Within–Device Skew (Note 25)<br>Device–to–Device Skew (Note 26) | | 3<br>6<br>25 | 15<br>15<br>50 | | 3<br>6<br>25 | 15<br>15<br>50 | | 3<br>6<br>25 | 15<br>15<br>50 | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter $f_{\text{in}} < 10 \text{ GHz}$ Peak-to-Peak Data Dependent Jitter $f_{\text{in}} < 10 \text{ Gb/s}$ | | 0.2<br>10.7 | 1 | | 0.2<br>10.7 | 1 | | 0.2<br>10.7 | 1 | ps | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 27) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | t <sub>r</sub> | Output Rise/Fall Times Q, Q (20% – 80%) @ 1 GHz | 15 | 30 | 55 | 20 | 30 | 55 | 20 | 30 | 55 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 24. See Figure 9. t<sub>SKEW</sub> = |t<sub>PLH</sub> t<sub>PHL</sub>| for a nominal 50% Differential Clock Input Waveform. - 25. Within–Device skew is defined as identical transitions on similar paths through a device. - 26. Device-to-device skew for identical transitions at identical V<sub>CC</sub> levels. - 27. V<sub>INPP</sub> (MAX) cannot exceed V<sub>CC</sub> V<sub>EE</sub>. Figure 3. Output Amplitude (VOUTPP) vs. Input Frequency (FIN) at Ambient Temperature (Typical) <sup>23.</sup> Measured using a 500 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V for QFN package. For minimum $f_{max}$ value of 10.5 GHz, output amplitude is approximately 200 mV (as shown in Figure 3, where output P-P spec is shown as a minimum/guarantee of around 150 mV). Input edge rates 40 ps (20% – 80%). Figure 4. Differential Input Driven Single–Ended Figure 5. Differential Inputs Driven Differentially Figure 6. V<sub>th</sub> Diagram Figure 7. Differential Inputs Driven Differentially Figure 8. V<sub>IHCMR</sub> Diagram Figure 9. AC Reference Measurement Figure 10. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | | | | |--------------|----------------------------------|-----------------------|--|--|--|--| | NBSG11MNG | QFN16<br>(Pb-Free / Halide-Free) | 123 Units / Tube | | | | | | NBSG11MNR2G | QFN16<br>(Pb-Free / Halide-Free) | 3000 / Tape & Reel | | | | | | NBSG11MNHTBG | QFN16<br>(Pb–Free / Halide–Free) | 100 / Tape & Reel | | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com **BOTTOM VIEW** N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative