## 2.5V / 3.3V 7GHz/10Gbps Differential 1:4 LVPECL Fanout Buffer # Multi-Level Inputs w/ Internal Termination #### Description The NB7L14 is a differential 1:4 LVPECL fanout buffer. The NB7L14 produces four identical LVPECL output copies of Clock or Data operating up to 7 GHz or 10.7 Gb/s, respectively. As such, the NB7L14 is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock or Data distribution applications. The differential inputs incorporate internal 50 $\Omega$ termination resistors that are accessed through the VT Pin. This feature allows the NB7L14 to accept various logic standards, such as LVPECL, CML, LVDS, LVCMOS or LVTTL logic levels. The $V_{REFAC}$ reference output can be used to rebias capacitor–coupled differential or single–ended input signals. The 1:4 fanout design was optimized for low output skew applications. The NB7L14 is a member of the GigaComm<sup>™</sup> family of high performance clock products. #### **Features** - Input Data Rate > 10.7 Gb/s - Input Clock Frequency > 7 GHz - 165 ps Typical Propagation Delay - 45 ps Typical Rise and Fall Times - <15 ps max Output Skew - <0.8 ps maximum RMS Clock Jitter - <15 ps pp of Data Dependent Jitter - Differential LVPECL Outputs, 720 mV peak-to-peak, typical - LVPECL Operating Range: $V_{CC} = 2.375 \text{ V}$ to 3.6 V with GND = 0 V - NECL Operating Range: $V_{CC} = 0 \text{ V}$ with GND = -2.375 V to -3.6 V - Internal Input Termination Resistors, 50 $\Omega$ - V<sub>REFAC</sub> Reference Output - Functionally Compatible with Existing 2.5 V / 3.3 V LVEL, LVEP, EP, and SG Devices - -40°C to +85°C Ambient Operating Temperature - These are Pb-Free Devices #### ON Semiconductor® www.onsemi.com XXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. Figure 1. Logic Diagram #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. Figure 2. QFN-16 Pinout (Top View) **Table 1. PIN DESCRIPTION** | Pin | Name | I/O | Description | | | |-----|--------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | IN | ECL, CML,<br>LVCMOS,<br>LVDS, LVTTL<br>Input | Non-inverted Differential Input. Note 1. Internal 50 $\Omega$ Resistor to Termination Pin, VT | | | | 2 | VT | - | Internal 50– $\Omega$ Termination Pin for IN/ $\overline{\text{IN}}$ inputs. | | | | 3 | VREFAC | | Output Reference Voltage for capacitor–coupled inputs | | | | 4 | ĪN | ECL, CML,<br>LVCMOS,<br>LVDS, LVTTL<br>Input | Inverted Differential Input. Note 1. Internal 50 $\Omega$ Resistor to Termination Pin, VT. | | | | 5 | GND | - | Negative Supply Voltage | | | | 6 | Q3 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{CC}$ – 2.0 V. | | | | 7 | Q3 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | | | 8 | VCC | - | Positive Supply Voltage | | | | 9 | Q2 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> $-$ 2.0 V. | | | | 10 | Q2 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | | | 11 | Q1 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | | | 12 | Q1 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | | | 13 | VCC | - | Positive Supply Voltage | | | | 14 | Q0 | LVPECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to $V_{CC}$ – 2.0 V. | | | | 15 | Q0 | LVPECL Output | Non–inverted Differential Output. Typically Terminated with 50 $\Omega$ Resistor to V <sub>CC</sub> – 2.0 V. | | | | 16 | GND | - | Negative Supply Voltage | | | | ı | EP | - | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to the die, and must be electrically connected to device GND. | | | <sup>1.</sup> In the differential configuration when the input termination pin (VT) is connected to a common termination voltage or left open, and if no signal is applied on IN/IN input, then, the device will be susceptible to self–oscillation. <sup>2.</sup> All VCC and GND pins must be externally connected to a power supply for proper operation. **Table 2. ATTRIBUTES** | Characteris | Value | | | | |--------------------------------------------------------|-----------------------------------|----------------------|--|--| | ESD Protection | Human Body Model<br>Machine Model | > 2000 V<br>> 150 V | | | | Moisture Sensitivity (Note 3) | QFN-16 | Level 1 | | | | Flammability Rating Oxygen Index: 28 to 34 | | UL 94 V-0 @ 0.125 in | | | | Transistor Count | 173 | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | <sup>3.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |----------------------|-------------------------------------------------------------|---------------------|------------------------------------|----------------|------| | V <sub>CC</sub> | Positive Power Supply | GND = 0 V | | -0.5 V to +4.0 | V | | V <sub>IO</sub> | Positive Input/Output Voltage | GND = 0 V | $-0.5 \le V_{10} \le V_{CC} + 0.5$ | 4.0 | V | | V <sub>INPP</sub> | Differential Input Voltage D - D | | | 2.8 | V | | I <sub>IN</sub> | Input Current Through R <sub>T</sub> (50 $\Omega$ Resistor) | | | ±40 | mA | | I <sub>OUT</sub> | Output Current (LVPECL Output) | Continuous<br>Surge | | 50<br>100 | mA | | I <sub>VFREFAC</sub> | V <sub>REFAC</sub> Sink/Source Current | | | ±1.5 | mA | | T <sub>A</sub> | Operating Temperature Range | QFN-16 | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) (Note 4) | 0 lfpm<br>500 lfpm | QFN-16<br>QFN-16 | 42<br>35 | °C/W | | θJC | Thermal Resistance (Junction-to-Case) (Note 4) | | QFN-16 | 4 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 4. DC CHARACTERISTICS, MULTI-LEVEL INPUTS $V_{CC} = 2.375 \text{ V}$ to 3.6V, GND = 0 V, $T_A = -40^{\circ}\text{C}$ to +85°C | Symbol | Characteristic | Min | Тур | Max | Unit | |--------------------|--------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|----------------------------------------|------| | POWER S | UPPLY CURRENT | • | | | | | V <sub>CC</sub> | Power Supply Voltage $ \begin{array}{c} V_{CC} = 2.5 \ V \\ V_{CC} = 3.3 \ V \end{array} $ | 2.375<br>3.0 | 2.5<br>3.3 | 2.625<br>3.6 | V | | I <sub>CC</sub> | Power Supply Current (Inputs and Outputs Open) | | 85 | 105 | mA | | LVPECL ( | DUTPUTS (Notes 5 & 6) | | | | | | V <sub>OH</sub> | Output HIGH Voltage $ \begin{array}{c} V_{CC} = 2.5 V \\ V_{CC} = 3.3 V \end{array} $ | V <sub>CC</sub> – 1145<br>1355<br>2155 | V <sub>CC</sub> - 900<br>1600<br>2400 | V <sub>CC</sub> – 825<br>1675<br>2475 | mV | | V <sub>OL</sub> | Output LOW Voltage $ \begin{array}{c} V_{CC} = 2.5 \; V \\ V_{CC} = 3.3 \; V \end{array} $ | V <sub>CC</sub> – 2000<br>500<br>1300 | V <sub>CC</sub> – 1700<br>800<br>1600 | V <sub>CC</sub> – 1500<br>1000<br>1800 | mV | | DIFFERE | NTIAL INPUT DRIVEN SINGLE-ENDED (see Figure 5 & 7) (Note 7) | | | | | | V <sub>IH</sub> | Single-ended Input HIGH Voltage | V <sub>th</sub> + 75 | | $V_{CC}$ | mV | | V <sub>IL</sub> | Single-ended Input LOW Voltage | GND | | V <sub>th</sub> – 75 | mV | | V <sub>th</sub> | Input Threshold Reference Voltage Range (Note 8) | 1125 | | V <sub>CC</sub> – 75 | mV | | V <sub>ISE</sub> | Single-ended Input Voltage Amplitude (V <sub>IH</sub> - V <sub>IL</sub> ) | 150 | | 2800 | mV | | VREFAC | | | | | | | V <sub>REFAC</sub> | Output Reference Voltage (100 μA Load) | V <sub>CC</sub> – 1400 | V <sub>CC</sub> – 1300 | V <sub>CC</sub> – 1000 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENTIALLY (see Figure 6 & 8) (Note 9) | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | 1200 | | V <sub>CC</sub> | mV | | $V_{ILD}$ | Differential Input LOW Voltage | 0 | | V <sub>IHD</sub> – 50 | mV | | V <sub>ID</sub> | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> ) | 100 | | 2800 | mV | | V <sub>CMR</sub> | Input Common Mode Range (Differential Configuration) (Note 10) (Figure 9) | 950 | | V <sub>CC</sub> – 50 | mV | | I <sub>IH</sub> | Input HIGH Current IN / IN, (VT Open) | -150 | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current IN / IN, (VT Open) | -150 | | 150 | μΑ | | TERMINA | TION RESISTORS | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | Ω | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. LVPECL outputs loaded with 50 $\Omega$ to $V_{CC}$ 2.0 V for proper operation. 6. Input and output parameters vary 1:1 with $V_{CC}$ . - V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously. V<sub>th</sub> is applied to the complementary input when operating in single-ended mode. - 9. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously. 10. V<sub>MR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal. Table 5. AC CHARACTERISTICS $V_{CC} = 2.375 \text{ V}$ to 3.6 V, GND = 0 V, TA = $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ ; (Note 11) | Symbol | Characteristic | Min | Тур | Max | Unit | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|----------------|--------------------| | f <sub>MAX</sub> | Maximum Input Clock Frequency; V <sub>OUT</sub> ≥ 400 mV | 7 | 8 | | GHz | | f <sub>DATAMAX</sub> | Maximum Operating Data Rate; NRZ, (PRBS23) | 10 | 11 | | Gbps | | V <sub>OUTPP</sub> | Output Voltage Amplitude (Note 15) $f_{in} \leq 5 \text{ GHz} \\ \text{(See Figure 9)} \qquad \qquad f_{in} \leq 7 \text{ GHz}$ | 500<br>400 | 720<br>450 | | mV | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay IN to Q | 125 | 165 | 200 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Note 12) Output – Output Within Device Skew Device to Device Skew | | 3 | 15<br>15<br>50 | ps | | t <sub>DC</sub> | Output Clock Duty Cycle $f_{in} \leq 7 \text{ GHz}$ (Reference Duty Cycle = 50%) | 45 | 50 | 55 | % | | t <sub>JITTER</sub> | RMS Random Clock Jitter (Note 13) $f_{in} \leq 7 \text{ GHz}$ Peak-to-Peak Data Dependent Jitter (Note 14) $f_{in} \leq 10.7 \text{ Gb/s}$ | | 0.5<br>5 | 0.8<br>15 | ps rms<br>ps pk-pk | | t <sub>jit(φ)</sub> | Additive RMS Phase Jitter $f_c = 622.08$ MHz, Integration Range: 12 kHz to 20 MHz (See Figure 17) | | 24 | | fs | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 15) | 100 | | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 1.0 GHz Qx, $\overline{Qx}$ (20% – 80%) | 30 | 45 | 60 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 11. Measured by forcing $V_{INPP}(min)$ from a 50% duty cycle clock source. All loading with an external $R_L = 50 \Omega$ to $V_{CC} 2.0 V$ . Input edge rates 40 ps (20% 80%). - 12. Skew is measured between outputs under identical transitions and conditions @ 0.5 GHz. Duty cycle skew is measured between differential outputs using the deviations of the sum of $T_{pw}$ and $T_{pw}$ + @ 0.5 GHz. - 13. Additive RMS jitter with 50% duty cycle clock signal. - 14. Additive peak-to-peak data dependent jitter with input NRZ data at PRBS23. - 15. Input and output voltage swing is a single-ended measurement operating in differential mode. Figure 3. CLOCK Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typ) Figure 4. Input Structure Figure 5. Differential Input Driven Single-Ended Figure 6. Differential Inputs Driven Differentially Figure 7. V<sub>th</sub> Diagram Figure 8. Differential Inputs Driven Differentially Figure 9. V<sub>CMR</sub> Diagram Figure 10. AC Reference Measurement Figure 13. Standard 50 $\Omega$ Load CML Interface Figure 14. Capacitor–Coupled Differential Interface (VT Connected to External V<sub>REFAC</sub>) \*V<sub>REFAC</sub> bypassed to ground with a 0.01 μF capacitor Figure 15. Capacitor–Coupled Differential Interface (V<sub>T</sub> Connected to External V<sub>REFAC</sub>) $^*V_{REFAC}$ bypassed to ground with a 0.01 $\mu F$ capacitor Figure 16. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) Figure 17. Typical NB7L14 Phase Noise Plot at f<sub>Carrier</sub> = 622.08 MHz, V<sub>CC</sub> = 3.3 V, 25°C The above phase noise data was captured using Agilent E5052A/B. The data displays the input phase noise and output phase noise used to calculate the additive phase jitter at a specified integration range. The additive RMS phase jitter contributed by the device (integrated between 12 kHz and 20 MHz) is 24 fs. The additive RMS phase jitter performance of the translator is highly dependent on the phase noise of the input source. To obtain the most precise additive phase noise measurement, it is vital that the source phase noise be notably lower than that of the DUT. If the phase noise of the source is greater than the noise floor of the device under test, the source noise will dominate the additive phase jitter calculation and lead to an incorrect negative result for the additive phase noise within the integration range. The Figure above is a good example of the NB7L14 source generator phase noise having a significantly lower floor than the DUT and results in an additive phase jitter of 24 fs. Additive RMS phase jitter = $\sqrt{RMS}$ phase jitter of output<sup>2</sup> – RMS phase jitter of input<sup>2</sup> $$24 \text{ fs} = \sqrt{43.26 \text{ fs}^2 - 35.98 \text{ fs}^2}$$ To see the performance of NB7L14 beyond conditions outlined in this datasheet use our Phase Noise Explorer web tool located at ON Semiconductor Green Point Design Tools homepage. This free application enables an interactive environment for advanced phase noise and jitter analysis of timing devices and clock tree designs. #### **ORDERING INFORMATION** | Device | Package | Case | Shipping <sup>†</sup> | |--------------|---------------------|-------|-----------------------| | NB7L14MNG | QFN-16<br>(Pb-Free) | 485G | 123 Units / Rail | | NB7L14MNTXG | QFN-16<br>(Pb-Free) | 485G | 3000 / Tape & Reel | | NB7L14MN1G | QFN-16<br>(Pb-Free) | 485AE | 123 Units / Rail | | NB7L14MN1TXG | QFN-16<br>(Pb-Free) | 485AE | 3000 / Tape & Reel | | NB7L14MN1TWG | QFN-16<br>(Pb-Free) | 485AE | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### QFN16 3x3, 0.5P CASE 485AE **ISSUE A** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL - O.22 AND U.3 MIM FORM TERMINALS. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. OUTLINE MEETS JEDEC DIMENSIONS PER MO-220, VARIATION VEED-6. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN NOM MAX | | | | | | Α | 0.80 | 0.90 | 1.00 | | | | A1 | 0.00 | 0.03 | 0.05 | | | | A3 | | 0.20 REI | F | | | | b | 0.18 | 0.25 | 0.30 | | | | D | | 3.00 BS | С | | | | D2 | 1.25 | 1.40 | 1.55 | | | | Е | | 3.00 BSC | | | | | E2 | 1.25 | 1.40 | 1.55 | | | | е | 0.50 BSC | | | | | | K | 0.20 | | - | | | | L | 0.30 | 0.40 | 0.50 | | | | L1 | 0.00 0.15 | | | | | GigaComm is a trademark of Semiconductor Components Industries LLC (SCILLC). ON Semiconductor and the IIII) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC date seets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative