# **MOSFET** – Power, **N-Channel, DPAK**

## 14 A, 25 V

#### **Features**

- Planar HD3e Process for Fast Switching Performance
- Low R<sub>DS(on)</sub> to Minimize Conduction Loss
- Low C<sub>iss</sub> to Minimize Driver Loss
- Low Gate Charge
- Optimized for High Side Switching Requirements in High-Efficiency DC-DC Converters
- NVD and SVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                                                                                                                                                                                                          | Symbol                                                                 | Value                           | Unit                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------|--------------------------|
| Drain-to-Source Voltage                                                                                                                                                                                            | V <sub>DSS</sub>                                                       | 25                              | Vdc                      |
| Gate-to-Source Voltage - Continuous                                                                                                                                                                                | V <sub>GS</sub>                                                        | ±20                             | Vdc                      |
| Thermal Resistance – Junction–to–Case Total Power Dissipation @ $T_A$ = 25°C Drain Current – Continuous @ $T_A$ = 25°C, Chip – Continuous @ $T_A$ = 25°C, Limited by Package – Single Pulse (tp $\leq$ 10 $\mu$ s) | R <sub>θJC</sub><br>P <sub>D</sub><br>I <sub>D</sub><br>I <sub>D</sub> | 6.0<br>20.8<br>14<br>11.4<br>28 | °C/W<br>W<br>A<br>A<br>A |
| Thermal Resistance, Junction-to-Ambient (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current - Continuous @ T <sub>A</sub> = 25°C                                                                | R <sub>0JA</sub><br>P <sub>D</sub><br>I <sub>D</sub>                   | 80<br>1.56<br>3.1               | °C/W<br>W<br>A           |
| Thermal Resistance, Junction-to-Ambient (Note 2) Total Power Dissipation @ T <sub>A</sub> = 25°C Drain Current - Continuous @ T <sub>A</sub> = 25°C                                                                | R <sub>θJA</sub><br>P <sub>D</sub><br>I <sub>D</sub>                   | 120<br>1.04<br>2.5              | °C/W<br>W<br>A           |
| Operating and Storage Temperature Range                                                                                                                                                                            | T <sub>J</sub> , T <sub>stg</sub>                                      | -55 to<br>150                   | °C                       |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds                                                                                                                                     | T <sub>L</sub>                                                         | 260                             | °C                       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. When surface mounted to an FR4 board using 0.5 sq. in pad size.
- 2. When surface mounted to an FR4 board using minimum recommended pad



## ON Semiconductor®

www.onsemi.com

# 14 AMPERES. 25 VOLTS $R_{DS(on)} = 70.4 \text{ m}\Omega \text{ (Typ)}$





**DPAK CASE 369C** (Surface Mount) STYLE 2

### MARKING DIAGRAM & PIN ASSIGNMENTS



= Assembly Location\*

= Year ww = Work Week = Device Code 14N03 = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Chara                                                                                                                                                           | Symbol                                                                                                                                         | Min                  | Тур     | Max          | Unit      |                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|--------------|-----------|-----------------|
| OFF CHARACTERISTICS                                                                                                                                             |                                                                                                                                                |                      |         |              |           |                 |
| Drain-to-Source Breakdown Voltage (Note 3) (V <sub>GS</sub> = 0 Vdc, I <sub>D</sub> = 250 μAdc) Temperature Coefficient (Positive)                              |                                                                                                                                                | V(br) <sub>DSS</sub> | 25<br>- | 28<br>-      | -<br>-    | Vdc<br>mV/°C    |
| Zero Gate Voltage Drain Current (V <sub>DS</sub> = 20 Vdc, V <sub>GS</sub> = 0 Vdc) (V <sub>DS</sub> = 20 Vdc, V <sub>GS</sub> = 0 Vdc, T <sub>J</sub> = 150°C) |                                                                                                                                                | I <sub>DSS</sub>     | -<br>-  | -<br>-       | 1.0<br>10 | μAdc            |
| Gate-Body Leakage Current<br>(V <sub>GS</sub> = ±20 Vdc, V <sub>DS</sub> = 0 Vdc)                                                                               |                                                                                                                                                | I <sub>GSS</sub>     | -       | -            | ±100      | nAdc            |
| ON CHARACTERISTICS (Note 3)                                                                                                                                     |                                                                                                                                                |                      |         |              |           |                 |
| Gate Threshold Voltage (Note 3) $ (V_{DS} = V_{GS}, I_D = 250 \ \mu Adc) $ Threshold Temperature Coefficient (Negative)                                         |                                                                                                                                                | V <sub>GS(th)</sub>  | 1.0     | 1.5<br>-     | 2.0       | Vdc<br>mV/°C    |
| Static Drain-to-Source On-Resistance (Note 3)<br>(V <sub>GS</sub> = 4.5 Vdc, I <sub>D</sub> = 5 Adc)<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 5 Adc)      |                                                                                                                                                | R <sub>DS(on)</sub>  | _<br>_  | 117<br>70.4  | 130<br>95 | mΩ              |
| Forward Transconductance (Note 3) (V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 5 Adc)                                                                            |                                                                                                                                                | 9FS                  | _       | 7.0          | -         | Mhos            |
| DYNAMIC CHARACTERISTICS                                                                                                                                         |                                                                                                                                                |                      |         |              |           |                 |
| Input Capacitance                                                                                                                                               |                                                                                                                                                | C <sub>iss</sub>     | _       | 115          | _         | pF              |
| Output Capacitance                                                                                                                                              | $(V_{DS} = 20 \text{ Vdc}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz})$                                                                           | C <sub>oss</sub>     | _       | 62           | -         |                 |
| Transfer Capacitance                                                                                                                                            |                                                                                                                                                | C <sub>rss</sub>     | _       | 33           | _         |                 |
| SWITCHING CHARACTERISTICS                                                                                                                                       | (Note 4)                                                                                                                                       |                      |         |              |           |                 |
| Turn-On Delay Time                                                                                                                                              |                                                                                                                                                | t <sub>d(on)</sub>   | _       | 3.8          | -         | ns              |
| Rise Time                                                                                                                                                       | (V <sub>GS</sub> = 10 Vdc, V <sub>DD</sub> = 10 Vdc,                                                                                           | t <sub>r</sub>       | _       | 27           | -         |                 |
| Turn-Off Delay Time                                                                                                                                             | $I_D = 5 \text{ Adc}, R_G = 3 \Omega$                                                                                                          | $t_{d(off)}$         | _       | 9.6          | -         |                 |
| Fall Time                                                                                                                                                       |                                                                                                                                                | t <sub>f</sub>       | _       | 2.0          | -         |                 |
| Gate Charge                                                                                                                                                     | (V <sub>GS</sub> = 5 Vdc, I <sub>D</sub> = 5 Adc,<br>V <sub>DS</sub> = 10 Vdc) (Note 3)                                                        | $Q_{T}$              | _       | 1.8          | -         | nC              |
|                                                                                                                                                                 |                                                                                                                                                | Q <sub>1</sub>       | _       | 0.8          | -         |                 |
|                                                                                                                                                                 |                                                                                                                                                | $Q_2$                | -       | 0.7          | -         |                 |
| SOURCE-DRAIN DIODE CHARAC                                                                                                                                       | TERISTICS                                                                                                                                      |                      |         |              |           |                 |
| Forward On-Voltage                                                                                                                                              | $(I_S = 5 \text{ Adc}, V_{GS} = 0 \text{ Vdc}) \text{ (Note 3)}$<br>$(I_S = 5 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C})$ | V <sub>SD</sub>      | -<br>-  | 0.93<br>0.82 | 1.2       | V <sub>dc</sub> |
| Reverse Recovery Time                                                                                                                                           | (I <sub>S</sub> = 5 Adc, V <sub>GS</sub> = 0 Vdc,                                                                                              | t <sub>rr</sub>      | -       | 6.6          | -         | ns              |
|                                                                                                                                                                 |                                                                                                                                                | ta                   | -       | 4.75         | -         |                 |
|                                                                                                                                                                 | dl <sub>S</sub> /dt = 100 A/μs) (Note 3)                                                                                                       | t <sub>b</sub>       | -       | 1.88         | -         |                 |
| Reverse Recovery Stored Charge                                                                                                                                  |                                                                                                                                                | Q <sub>RR</sub>      | -       | 0.002        | _         | μС              |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.

4. Switching characteristics are independent of operating junction temperatures.

## **TYPICAL CHARACTERISTICS**

14

12

10

8

6

 $V_{DS} \ge 10 \text{ V}$ 



ID, DRAIN CURRENT (AMPS) T<sub>J</sub> = 25°C -55°C 0 0 2 3

Figure 1. On-Region Characteristics

V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 2. Transfer Characteristics

5

6





Figure 3. On-Resistance versus Drain Current and Temperature

Figure 4. On-Resistance versus Drain Current and Temperature





Figure 5. On-Resistance Variation with **Temperature** 

Figure 6. Drain-to-Source Leakage Current versus Voltage

## **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge



Figure 9. Resistive Switching Time Variation versus Gate Resistance



Figure 10. Diode Forward Voltage versus Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area

### **TYPICAL CHARACTERISTICS**



Figure 12. Thermal Response

### **ORDERING INFORMATION**

| Device        | Package           | Shipping <sup>†</sup> |
|---------------|-------------------|-----------------------|
| NTD14N03RT4G  | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NVD14N03RT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| SVD14N03RT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NVD and SVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable.





| DOCUMENT NUMBER: | 98AON10527D         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                                                                     | PAGE 1 OF 1 |

STYLE 10:

PIN 1. CATHODE 2. ANODE

3 CATHODE

4. ANODE

STYLE 9:

PIN 1. ANODE 2. CATHODE

3 RESISTOR ADJUST

CATHODE

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 7: PIN 1. GATE 2. COLLECTOR

3 FMITTER

4. COLLECTOR

STYLE 8:

PIN 1. N/C 2. CATHODE

3 ANODE

CATHODE

STYLE 6:

PIN 1. MT1 2. MT2

3 GATE

\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot "=", may

or may not be present. Some products may

not follow the Generic Marking.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales