# SiT5359 60 MHz to 220 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO ### **Description** The SiT5359 is a precision MEMS Super-TCXO optimized for ±50 ppb stability from 0°C to 70°C. It supports ±100 ppb stability in a wider temperature range (down to -40°C and up to 105°C). Engineered for best dynamic performance, it is ideal for high reliability telecom, wireless and networking, industrial, precision GNSS and audio/video applications. Leveraging SiTime's unique DualMEMS™ temperature sensing and TurboCompensation™ technologies, the SiT5359 delivers the best dynamic performance for timing stability in the presence of environmental stressors such as air flow, temperature perturbation, vibration, shock, and electromagnetic interference. This device also integrates multiple on-chip regulators to filter power supply noise, eliminating the need for a dedicated external LDO. The SiT5359 offers three device configurations that can be ordered using Ordering Codes for: - 1) TCXO with non-pullable output frequency, - 2) VCTCXO allowing voltage control of output frequency, and - DCTCXO, enabling digital control of output frequency using an I<sup>2</sup>C interface, pullable to 5 ppt (parts per trillion) resolution. The SiT5359 can be factory programmed for any combination of frequency, stability, voltage, and pull range. Programmability enables designers to optimize clock configurations while eliminating long lead times and customization costs associated with quartz devices where each frequency is custom built. Refer to Manufacturing Guideline for proper reflow profile and PCB cleaning recommendations to ensure best performance. # **Block Diagram** Figure 1. SiT5359 Block Diagram #### **Features** - Output 60.000001–189 MHz, and 208–220 MHz, in 1 Hz steps - Factory programmable options for short lead time - Best dynamic stability under airflow, thermal shock - ±50 ppb stability over temperature, 0°C to 70°C - ±1 ppb/°C typical frequency slope (ΔF/ΔT) - 1.5e-11 ADEV at 10 second averaging time - No activity dips or micro jumps - Resistant to shock, vibration and board bending - On-chip regulators eliminate the need for external LDOs - Digital frequency pulling (DCTCXO) via I<sup>2</sup>C - Digital control of output frequency and pull range - Up to ±3200 ppm pull range - Frequency pull resolution down to 5 ppt - 2.5 V, 2.8 V, 3.0 V and 3.3 V supply voltage - LVCMOS output - RoHS and REACH compliant - Pb-free, Halogen-free, Antimony-free ### **Applications** - 4G/5G radio, Small cell - IEEE1588 boundary and grandmaster clocks - Carrier-grade routers and switches - Synchronous Ethernet - Optical transport SONET/SDH, OTN, Stratum 3 - DOCSIS 3.x remote PHY - GPS disciplined oscillators - Precision GNSS systems - Test and measurement # 5.0 mm x 3.2 mm Package Pinout Figure 2. Pin Assignments (Top view) (Refer to Table 11 for Pin Descriptions) ## **Ordering Information** The part number guide illustrated below is for reference only, in which boxes identify order codes having more than one option. To customize and build an exact part number, use the SiTime Part Number Generator. To validate the part number, use the SiTime Part Number Decoder. - Notes: 1. "-" corresponds to the default rise/fall time for LVCMOS output as specified in Table 1 (Electrical Characteristics). Contact SiTime for other rise/fall time options for best EMI or driving multiple loads. For differential outputs, contact SiTime. - 2. Bulk is available for sampling only. ## **TABLE OF CONTENTS** | Description | 1 | |-------------------------------------------------------------------------------------------|----| | Features | 1 | | Applications | 1 | | Block Diagram | 1 | | 5.0 mm x 3.2 mm Package Pinout | | | Ordering Information | | | Electrical Characteristics | | | Device Configurations and Pin-outs | | | Pin-out Top Views | | | Test Circuit Diagrams for LVCMOS Outputs | | | Waveforms | | | Timing Diagrams | | | Stability Diagrams | | | Typical Performance Plots | | | Architecture Overview | | | Frequency Stability | | | Output Frequency and Format | | | Output Frequency Tuning | | | Pin 1 Configuration (OE, VC, or NC) | | | Device Configurations | | | TCXO Configuration | | | VCTCXO Configuration | | | DCTCXO Configuration | | | VCTCXO-Specific Design Considerations | | | Linearity | | | Control Voltage Bandwidth | | | FV Characteristic Slope K <sub>V</sub> | | | Pull Range, Absolute Pull Range | | | DCTCXO-Specific Design Considerations | | | Pull Range and Absolute Pull Range | | | Output Frequency | 22 | | I <sup>2</sup> C Control Registers | | | Register Descriptions | 24 | | Register Address: 0x00. Digital Frequency Control Least Significant Word (LSW) | 24 | | Register Address: 0x01. OE Control, Digital Frequency Control Most Significant Word (MSW) | 25 | | Register Address: 0x02. DIGITAL PULL RANGE CONTROL <sup>[18]</sup> | 26 | | Serial Interface Configuration Description | 27 | | Serial Signal Format | 27 | | Parallel Signal Format | 28 | | Parallel Data Format | 28 | | I <sup>2</sup> C Timing Specification | | | I <sup>2</sup> C Device Address Modes | | | Schematic Example | 32 | | Dimensions and Patterns | 33 | | Layout Guidelines | 34 | | Manufacturing Guidelines | 34 | | Additional Information | 35 | | Revision History | | ## **Electrical Characteristics** All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are at $25^{\circ}$ C and 3.3 V Vdd. **Table 1. Output Characteristics** | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | |-----------------------------------------|-----------|-----------|---------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Freque | ncy Covera | ge | | | Nominal Output Frequency Range | F_nom | 60.000001 | _ | 189 | MHz | | | | | 208 | ı | 220 | MHz | | | | | | Tempe | rature Rang | ge | | | Rated-stability Temperature Range | T_rated | 0 | - | +70 | °C | Commercial, ambient temperature | | Operating Temperature Range | T_oper | 0 | - | +70 | °C | Commercial, ambient temperature | | | | -20 | _ | +70 | °C | Extended commercial, ambient temperature | | | | -40 | _ | +85 | °C | Industrial, ambient temperature | | | | -40 | - | +105 | °C | Extended industrial, ambient temperature | | | | | Freque | ency Stabil | ity | | | Frequency Stability over<br>Temperature | F_stab | _ | - | ±50 | ppb | Over rated-stability temperature range (T_rated) as shown in Figure 32; referenced to (max frequency + min frequency)/2 over the temperature range. Vc=Vdd/2 for VCTCXO | | | | ı | ı | ±100 | ppb | Over operating temperature range (T_oper); referenced to (max frequency + min frequency)/2 over the temperature range. Vc=Vdd/2 for VCTCXO | | Initial Tolerance | F_init | - | _ | ±0.3 | ppm | Initial frequency at 25°C at 48 hours after 2 reflows | | Supply Voltage Sensitivity | F_Vdd | - | ±0.66 | ±2.1 | ppb | Over rated-stability temperature range (T_rated); Vdd ±5% | | | | - | ±0.73 | ±3.6 | ppb | Over operating temperature range (T_oper); Vdd ±5% | | Output Load Sensitivity | F_load | ı | ±0.18 | ±0.84 | ppb | Over rated-stability temperature range (T_rated); LVCMOS output, 15 pF ±10% | | | | ı | ±0.20 | ±1.5 | ppb | Over operating temperature range (T_oper); LVCMOS output, 15 pF ±10% | | Frequency vs. Temperature Slope | ΔF/ΔΤ | ı | ±0.9 | ±2 | ppb/°C | 0.5°C/min temperature ramp rate, -20 to 85°C | | | | - | ±1 | ±3.5 | ppb/°C | 0.5°C/min temperature ramp rate, -40 to -20°C | | | | - | ±0.9 | ±3.3 | ppb/°C | 0.5°C/min temperature ramp rate, 85 to 105°C | | Dynamic Frequency Change during | F_dynamic | - | ±0.008 | ±0.02 | ppb/s | 0.5°C/min temperature ramp rate, -20 to 85°C | | Temperature Ramp | | - | ±0.01 | ±0.03 | ppb/s | 0.5°C/min temperature ramp rate, -40 to -20°C | | | | 1 | ±0.008 | ±0.028 | ppb/s | 0.5°C/min temperature ramp rate, 85 to 105°C | | 24-hour holdover Stability | F_24_Hold | - | - | ±0.15 | ppm | Inclusive of frequency variation due to temperature, ±10% supply variation, ±1.5 pF load variation and 24-hour aging | | Hysteresis Over Temperature | F_hys | - | ±25 | ±42 | ppb | -40 to 105°C, 0.5°C/min ramp rate, defined as $\pm\Delta$ F/2 as shown in Figure 13, contact SiTime for lower hysteresis | | | | ı | ±15 | ±27 | ppb | -40 to 85°C, 0.5°C/min ramp rate, defined as $\pm \Delta F/2$ as shown in Figure 13, contact SiTime for lower hysteresis | | | | I | ±10 | ±20 | ppb | -20 to 70°C, 0.5°C/min ramp rate, defined as $\pm \Delta F/2$ as shown in Figure 13, contact SiTime for lower hysteresis | | | | - | ±9 | ±19 | ppb | 0 to 70°C, 0.5°C/min ramp rate, defined as $\pm \Delta F/2$ as shown in Figure 13. Refer to Figure 32 for typical plot. | | One-Day Aging | F_1d | 1 | ±0.5 | ±2.0 | ppb | At 85°C, after 30-days of continued operation. Aging is measured with respect to day 31 | | One-Year Aging | F_1y | - | ±57 | ±230 | ppb | At 85°C, after 2-days of continued operation. Aging is | | 5-Year Aging | F_5y | - | ±73 | ±320 | ppb | measured with respect to day 3 | | 10-Year Aging | F_10y | - | ±80 | ±360 | ppb | | | 20-Year Aging | F_20y | - | ±87 | ±400 | ppb | | | Allan deviation | ADEV | - | 1.5e-11 | _ | _ | 10 second averaging time [3] | **Table 1. Output Characteristics (continued)** | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | |-----------------------------------|-------------|------|----------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------| | | | LV | CMOS Out | put Charac | teristics | | | Duty Cycle | DC | 45 | - | 55 | % | 60 to 150 MHz | | | | 42 | - | 55 | % | 150 to 189 MHz, 208 to 220 MHz | | Rise/Fall Time | Tr, Tf | 0.8 | 1.2 | 1.9 | ns | 10% - 90% Vdd | | Output Voltage High | VOH | 90% | _ | _ | Vdd | IOH = +3 mA | | Output Voltage Low | VOL | - | _ | 10% | Vdd | IOL = -3 mA | | Output Impedance | Z_out_c | - | 17 | - | Ohms | Impedance looking into output buffer, Vdd = 3.3 V | | | | - | 17 | - | Ohms | Impedance looking into output buffer, Vdd = 3.0 V | | | | - | 18 | - | Ohms | Impedance looking into output buffer, Vdd = 2.8 V | | | | - | 19 | - | Ohms | Impedance looking into output buffer, Vdd = 2.5 V | | | | | Start-up | Characteris | tics | | | Start-up Time | T_start | - | 2.5 | 3.5 | ms | Time to first pulse, measured from the time Vdd reaches 90% of its final value. Vdd ramp time = 100 µs from 0V to Vdd | | Output Enable Time | T_oe | - | - | 285 | ns | See Timing Diagrams section below | | Time to Rated Frequency Stability | T_stability | - | 5 | 45 | ms | Time to first accurate pulse within rated stability, measured from the time Vdd reaches 90% of its final value. Vdd ramp time = 100 $\mu s$ | ## Note: <sup>3.</sup> Measured 2 hours after startup in a temperature chamber with a constant temperature in still air. **Table 2. DC Characteristics** | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | | | |---------------------|--------|------------------------------------------------------------------|---------|-------------------------------------------------------|------|---------------------------------------------------|--|--| | Supply Voltage | | | | | | | | | | Supply Voltage | Vdd | 2.25 2.5 V Contact SiTime for 2.25 V to 3.63 V continuous supply | | Contact SiTime for 2.25 V to 3.63 V continuous supply | | | | | | | | 2.52 | 2.8 | 3.08 | V | voltage support | | | | | | 2.7 | 3.0 | 3.3 | V | | | | | | | 2.97 | 3.3 | 3.63 | V | | | | | | | | Current | Consumpt | ion | | | | | Current Consumption | ldd | - | 48 | 62 | mA | F_nom = 100 MHz, No Load, TCXO and DCTCXO modes | | | | | | - | 52 | 66 | mA | F_nom = 100 MHz, No Load, VCTCXO mode | | | | OE Disable Current | l_od | _ | 45 | 52 | mA | OE = GND, output weakly pulled down. TCXO, DCTCXO | | | | | | - | 49 | 56 | mA | OE = GND, output weakly pulled down. VCTCXO mode | | | #### **Table 3. Input Characteristics** | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | |------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------| | rarameters | Cymbol | | out Charac | | | Continue | | Input Impedance | Z in | 75 | _ | _ | kΩ | Internal pull up to Vdd | | Input High Voltage | VIH | 70% | _ | _ | Vdd | Internal pair up to You | | Input Low Voltage | VIII | - | _ | 30% | Vdd | | | input Low Voltage | | mency Tur | ing Range | | | or I <sup>2</sup> C mode | | | 1100 | ±6.25 | _ | – voltage | ppm | VCTCXO mode. Contact SiTime for ±12.5 and ±25 ppm | | Pull Range | PR | ±6.25<br>±10<br>±12.5<br>±25<br>±50<br>±80<br>±100<br>±125<br>±150<br>±200<br>±400<br>±600<br>±1200<br>±1600<br>±1600<br>±3200 | - | - | ppm | DCTCXO mode | | Absolute Pull Range <sup>[4]</sup> | APR | ±5.31 | - | - | ppm | Over rated temperature range (T_rated); DCTCXO, VCTCXO for PR = ±6.25 ppm | | | | ±5.26 | - | - | ppm | Over operating temperature range (T_oper); DCTCXO, VCTCXO for PR = ±6.25 ppm | | Upper Control Voltage | VC_U | 90% | _ | _ | Vdd | VCTCXO mode | | Lower Control Voltage | VC_L | - | - | 10% | Vdd | VCTCXO mode | | Control Voltage Input Impedance | VC_z | 8 | - | - | МΩ | VCTCXO mode | | Control Voltage Input Bandwidth | VC_bw | - | 10 | - | kHz | VCTCXO mode. Contact SiTime for other bandwidth options | | Frequency Control Polarity | F_pol | | Positive | | | VCTCXO mode | | Pull Range Linearity | PR_lin | - | 0.5 | 1.0 | % | VCTCXO mode | | | I <sup>2</sup> C Interfa | ace Charac | teristics, 2 | 00 Ohm, 5 | 50 pF (M | ax I <sup>2</sup> C Bus Load) | | Bus Speed | F_I2C | | ≤ 400 | | kHz | Over rated temperature range (T_rated) | | | | | ≤ 1000 | | kHz | Over operating temperature range (T_oper) | | Input Voltage Low | VIL_I2C | - | _ | 30% | Vdd | DCTCXO mode | | Input Voltage High | VIH_I2C | 70% | _ | _ | Vdd | DCTCXO mode | | Output Voltage Low | VOL_I2C | - | _ | 0.4 | V | DCTCXO mode | | Input Leakage current | Ιι | 0.5 | - | 24 | μΑ | $0.1~V_{DD}$ < VOUT < $0.9~V_{DD}$ . Includes typical leakage current from 200 k $\Omega$ pull resister to VDD. DCTCXO mode | | Input Capacitance | Cin | _ | - | 5 | pF | DCTCXO mode | ### Note: <sup>4.</sup> APR = PR – initial tolerance – 20-year aging – frequency stability over temperature. Refer to Table 14 for APR with respect to other pull range options. Table 4. Jitter & Phase Noise, 0°C to 70°C, -20°C to 70°C, -40°C to 85°C | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | |----------------------------|------------|------|------|------------|--------|-------------------------------------------------------------| | | | | | Jitter | | | | RMS Phase Jitter (random) | T_phj | - | 0.31 | 0.48 | ps | F_nom = 100 MHz, Integration bandwidth = 12 kHz to 20 MHz | | RMS Period Jitter | T_jitt_per | - | 1.0 | 1.8 | ps | F_nom = 100 MHz, population 10 k | | Peak Cycle-to-Cycle Jitter | T_jitt_cc | I | 6.6 | 13.4 | ps | F_nom = 100 MHz, population 1 k, measured as absolute value | | | | | Pł | nase Noise | ! | | | 1 Hz offset | | ı | -61 | -54 | dBc/Hz | | | 10 Hz offset | | ı | -89 | -83 | dBc/Hz | | | 100 Hz offset | | ı | -107 | -103 | dBc/Hz | | | 1 kHz offset | | - | -128 | -124 | dBc/Hz | F nom = 100 MHz | | 10 kHz offset | | - | -133 | -131 | dBc/Hz | 1 _1011 = 100 Will2 | | 100 kHz offset | | - | -133 | -130 | dBc/Hz | TCXO and DCTCXO modes, and VCTCXO mode with | | 1 MHz offset | | - | -150 | -146 | dBc/Hz | ±6.25 ppm pull range | | 5 MHz offset | | - | -157 | -151 | dBc/Hz | | | 10 MHz offset | | ı | -157 | -152 | dBc/Hz | | | 20 MHz offset | | - | -159 | -152 | dBc/Hz | | | Spurious | T_spur | - | -91 | -86 | dBc | F_nom = 100 MHz, 1 kHz to 40 MHz offsets | ## Table 5. Jitter & Phase Noise, -40°C to 105°C | Parameters | Symbol | Min. | Тур. | Max. | Unit | Condition | |----------------------------|------------|------|------|-----------|--------|-------------------------------------------------------------| | | | | | Jitter | | | | RMS Phase Jitter (random) | T_phj | - | 0.31 | 0.50 | ps | F_nom = 100 MHz, Integration bandwidth = 12 kHz to 20 MHz | | RMS Period Jitter | T_jitt_per | - | 1.0 | 1.8 | ps | F_nom = 100 MHz, population 10 k | | Peak Cycle-to-Cycle Jitter | T_jitt_cc | - | 6.6 | 13.4 | ps | F_nom = 100 MHz, population 1 k, measured as absolute value | | | | | Ph | ase Noise | | | | 1 Hz offset | | - | -61 | -54 | dBc/Hz | | | 10 Hz offset | | ı | -89 | -83 | dBc/Hz | | | 100 Hz offset | | ı | -107 | -103 | dBc/Hz | | | 1 kHz offset | | ı | -128 | -124 | dBc/Hz | F_nom = 100 MHz | | 10 kHz offset | | - | -133 | -131 | dBc/Hz | 1 _110111 = 100 1VII 12 | | 100 kHz offset | | - | -133 | -130 | dBc/Hz | TCXO and DCTCXO modes, and VCTCXO mode with | | 1 MHz offset | | - | -150 | -144 | dBc/Hz | ±6.25 ppm pull range | | 5 MHz offset | | ı | -157 | -150 | dBc/Hz | | | 10 MHz offset | | ı | -157 | -150 | dBc/Hz | | | 20 MHz offset | | - | -159 | -150 | dBc/Hz | | | Spurious | T_spur | ı | -91 | -85 | dBc | F_nom = 100 MHz, 1 kHz to 40 MHz offsets | #### **Table 6. Absolute Maximum Limits** Attempted operation outside the absolute maximum ratings may cause permanent damage to the part. Actual performance of the IC is only guaranteed within the operational specifications, not at absolute maximum ratings. | Parameter | Test Conditions | Value | Unit | |----------------------------------------------------------------------|-----------------|------------|------| | Storage Temperature | | -65 to 125 | °C | | Continuous Power Supply Voltage Range (Vdd) | | -0.5 to 4 | V | | Human Body Model (HBM) ESD Protection | JESD22-A114 | 2000 | V | | Soldering Temperature (follow standard Pb-free soldering guidelines) | | 260 | °C | | Junction Temperature <sup>[5]</sup> | | 130 | °C | | Input Voltage, Maximum | Any input pin | Vdd + 0.3 | V | | Input Voltage, Minimum | Any input pin | -0.3 | V | #### Note: #### Table 7. Thermal Considerations<sup>[6]</sup> | Package | θ <b>JA</b> <sup>[7]</sup> (°C/W) | θJC, Bottom (°C/W) | |-------------------------|-----------------------------------|--------------------| | Ceramic 5.0 mm x 3.2 mm | 54 | 15 | - Note: 6. Measured in still air. Refer to JESD51 for $\theta_{JA}$ and $\theta_{JC}$ definitions. - 7. Devices soldered on a JESD51 2s2p compliant board. #### Table 8. Maximum Operating Junction Temperature<sup>[8]</sup> | Max Operating Temperature (ambient) | Maximum Operating Junction Temperature | |-------------------------------------|----------------------------------------| | 70°C | 80°C | | 85°C | 95°C | | 105°C | 115°C | 8. Datasheet specifications are not guaranteed if junction temperature exceeds the maximum operating junction temperature. #### **Table 9. Environmental Compliance** | Parameter | Test Conditions | Value | Unit | |---------------------------------|---------------------------|-------|------| | Mechanical Shock Resistance | MIL-STD-883F, Method 2002 | 30000 | g | | Mechanical Vibration Resistance | MIL-STD-883F, Method 2007 | 70 | g | | Temperature Cycle | JESD22, Method A104 | - | - | | Solderability | MIL-STD-883F, Method 2003 | - | - | | Moisture Sensitivity Level | MSL1 @260°C | _ | _ | <sup>5.</sup> Exceeding this temperature for an extended period of time may damage the device. ## **Device Configurations and Pin-outs** #### **Table 10. Device Configurations** | Configuration | Pin 1 | Pin 5 | I <sup>2</sup> C Programmable Parameters | |---------------|-------|-------|--------------------------------------------------------------------| | TCXO | OE/NC | NC | - | | VCTCXO | VC | NC | - | | DCTCXO | OE/NC | A0/NC | Frequency Pull Range, Frequency Pull Value, Output Enable control. | ### **Pin-out Top Views** Figure 3. TCXO Figure 4. VCTCXO Figure 5. DCTCXO #### **Table 11. Pin Description** | Pin | Symbol | I/O | Internal Pull-up/Pull Down<br>Resistor | Function | |-----|---------------------------|--------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | OE – Input | 100 kΩ Pull-Up | H <sup>[9]</sup> : specified frequency output<br>L: output is high impedance. Only output driver is disabled. | | 1 | OE/NC <sup>[11]</sup> /VC | NC – No Connect | - | H or L or Open: No effect on output frequency or other device functions | | | | VC – Input | - | Control Voltage in VCTCXO Mode | | | SCL / NC <sup>[11]</sup> | SCL – Input | 200 kΩ Pull-Up | I <sup>2</sup> C serial clock input | | 2 | SCL / NCtri | No Connect | | H or L or Open: No effect on output frequency or other device functions | | 3 | NC <sup>[11]</sup> | No Connect | - | H or L or Open: No effect on output frequency or other device functions | | 4 | GND | Power | - | Connect to ground | | 5 | A0 / NC[11] | A0 – Input | 100 kΩ Pull-Up | Device I <sup>2</sup> C address when the address selection mode is via the A0 pin. This pin is NC when the I <sup>2</sup> C device address is specified in the ordering code. A0 Logic Level I <sup>2</sup> C Address 1100010 1101010 | | | | NC – No Connect | - | H or L or Open: No effect on output frequency or other device functions. | | 6 | CLK | Output | - | LVCMOS | | 7 | NC <sup>[11]</sup> | No Connect | - | H or L or Open: No effect on output frequency or other device functions | | 8 | NC <sup>[11]</sup> | No Connect | - | H or L or Open: No effect on output frequency or other device functions | | 9 | VDD | Power | - | Connect to power supply <sup>[10]</sup> | | 10 | SDA / NC <sup>[11]</sup> | SDA – Input/Output | 200 kΩ Pull Up | I <sup>2</sup> C Serial Data | | 10 | SDA / NC <sup>(1)</sup> | NC – No Connect | - | H or L or Open: No effect on output frequency or other device functions. | #### Notes: - 9. In OE mode for noisy environments, a pull-up resistor of 10 $k\Omega$ or less is recommended if pin 1 is not externally driven. If pin 1 needs to be left floating, use the NC option. - 10. A 0.1 μF capacitor in parallel with a 10 μF capacitor are required between VDD and GND. The 0.1 μF capacitor is recommended to place close to the device, and place the 10 μF capacitor less than 2 inches away. - 11. All NC pins can be left floating and do not need to be soldered down. ## **Test Circuit Diagrams for LVCMOS Outputs** Figure 6. LVCMOS Test Circuit (OE Function) Figure 7. LVCMOS Test Circuit (VC Function) Figure 8. LVCMOS Test Circuit (NC Function) Figure 9. LVCMOS Test Circuit (I2C Control), DCTCXO mode for AC and DC Measurements #### Note: 12. SDA is open-drain and may require pull-up resistor if not present in I<sup>2</sup>C test setup. #### **Waveforms** Figure 10. LVCMOS Waveform Diagram<sup>[13]</sup> #### Note: 13. Duty Cycle is computed as Duty Cycle = TH/Period. # **Timing Diagrams** T\_start: Time to start from power-off Figure 11. Startup Timing T\_oe: Time to re-enable the clock output Figure 12. OE Enable Timing (OE Mode Only) # Stability Diagrams Over temperature range specified for hysteresis Figure 13. Illustration of hysteresis, where $\Delta F$ is max frequency difference between up and down cycles across temperature # **Typical Performance Plots** Figure 14. ADEV [14] Figure 16. MTIE (0.1 Hz loop bandwidth) [14] Figure 17. Frequency vs Temperature Figure 18. Freq. vs. Temp. Slope ( $\Delta F/\Delta T$ ) Figure 19. VCTCXO frequency pull characteristic Figure 20. 1-day aging rate after 30 days Figure 21. Frequency drift after 30 days [15] # **Typical Performance Plots (continued)** Figure 23. VDD sensitivity Figure 24. Duty Cycle (LVCMOS) Figure 25. IDD DCTCXO (LVCMOS) Figure 26. IDD TCXO (LVCMOS) Figure 27. IDD VCTCXO (LVCMOS) Figure 28. RMS Phase Jitter, DCTCXO, TCXO (LVCMOS) Figure 29. RMS Period Jitter (LVCMOS) # **Typical Performance Plots (continued)** Figure 30. RMS Phase Jitter, VCTCXO (LVCMOS) Figure 31. DCTCXO frequency pull characteristic - Note: 14. Measured 24 hours after start up in a temperature chamber with constant temperature. - 15. Plotted with respect to the frequency measurement at the end of the 30<sup>th</sup> day. #### **Architecture Overview** Based on SiTime's innovative Elite Platform™, the SiT5359 delivers exceptional dynamic performance, i.e. resilience to environmental stressors such as shock, vibration, and fast temperature transients. Underpinning the Elite platform are SiTime's unique DualMEMS™ temperature sensing architecture and TurboCompensation™ technologies. DualMEMS is a noiseless temperature compensation scheme. It consists of two MEMS resonators fabricated on the same die substrate. The TempFlat $^{\text{TM}}$ MEMS resonator is designed with a flat frequency characteristic over temperature whereas the temperature sensing resonator is by design sensitive to temperature changes. The ratio of frequencies between these two resonators provides an accurate reading of the resonator temperature with 20 $\mu\text{K}$ resolution. By placing the two MEMS resonators on the same die, this temperature sensing scheme eliminates any thermal lag and gradients between resonator and temperature sensor, thereby overcoming an inherent weakness of legacy quartz TCXOs. The DualMEMS temperature sensor drives a state-of-the-art CMOS temperature compensation circuit. The TurboCompensation design, with >100 Hz compensation bandwidth, achieves a dynamic frequency stability that is far superior to any quartz TCXO. The digital temperature compensation enables additional optimization of frequency stability and frequency slope over temperature within any chosen temperature range for a given system design. The Elite platform also incorporates a high resolution, low noise frequency synthesizer along with the industry standard I<sup>2</sup>C bus. This unique combination enables system designers to digitally control the output frequency in steps as low as 5 ppt and over a wide range up to ±3200 ppm. For more information regarding the Elite platform and its benefits please visit: - SiTime's breakthroughs section - TechPaper: DualMEMS Temperature Sensing Technology - TechPaper: DualMEMS Resonator TDC #### **Functional Overview** The SiT5359 is designed for maximum flexibility with an array of factory programmable options, enabling system designers to configure this precision device for optimal performance in a given application. ### **Frequency Stability** The SiT5359 has one factory-trimmed stability grade. Table 12. Stability Grades vs. Ordering Codes | Frequency Stability Over Temperature | Ordering Code | |--------------------------------------|---------------| | ±50 ppb | R | The frequency stability is ±50 ppb within the rated-stability temperature range (e.g. 0 to 70°C), as illustrated below. Figure 32. Typical frequency-over-temperature plot including hysteresis (see Figure 13) The device may be operated outside the rated-stability temperature range as specified in Table 1. ### **Output Frequency and Format** The SiT5359 can be factory programmed for an output frequency without sacrificing lead time or incurring an upfront customization cost typically associated with custom-frequency quartz TCXOs. ### **Output Frequency Tuning** In addition to the non-pullable TCXO, the SiT5359 can also support output frequency tuning through either an analog control voltage (VCTCXO), or $I^2C$ interface (DCTCXO). The $I^2C$ interface enables 16 factory programmed pull-range options from $\pm 6.25$ ppm to $\pm 3200$ ppm. The pull range can also be reprogrammed via $I^2C$ to any supported pull-range value. Refer to Device Configuration section for details. #### Pin 1 Configuration (OE, VC, or NC) Pin 1 of the SiT5359 can be factory programmed to support three modes: Output Enable (OE), Voltage Control (VC), or No Connect (NC). **Table 13. Pin Configuration Options** | Pin 1 Configuration | Operating Mode | Output | | | | | | |---------------------|----------------|------------------|--|--|--|--|--| | OE | TCXO/DCTCXO | Active or High-Z | | | | | | | NC | TCXO/DCTCXO | Active | | | | | | | VC | VCTCXO | Active | | | | | | When pin 1 is configured as OE pin, the device output is guaranteed to operate in one of the following two states: - Clock output with the frequency specified in the part number when Pin 1 is pulled to logic high - Hi-Z mode with weak pull down when pin 1 is pulled to logic low. When pin 1 is configured as NC, the device is guaranteed to output the frequency specified in the part number at all times, regardless of the logic level on pin 1. In the VCTCXO configuration, the user can fine-tune the output frequency from the nominal frequency specified in the part number by varying the pin 1 voltage. The guaranteed allowable variation of the output frequency is specified as pull range. A VCTCXO part number must contain a valid pull-range ordering code. ## **Device Configurations** The SiT5359 supports 3 device configurations – TCXO, VCTCXO, and DCTCXO. The TCXO and VCTCXO options are directly compatible with the quartz TCXO and VCTCXO. The DCTCXO configuration provides performance enhancement by eliminating VCTCXO's sensitivity to control voltage noise with an I<sup>2</sup>C digital interface for frequency tuning. Figure 33. Block Diagram - TCXO ### **TCXO Configuration** The TCXO generates a fixed frequency output, as shown in Figure 33. The frequency is specified by the user in the frequency field of the device ordering code and then factory programmed. Other factory programmable options include supply voltage, and pin 1 functionality (OE or NC). Refer to the Ordering Information section at the end of the datasheet for a list of all ordering options. #### **VCTCXO** Configuration A VCTCXO, shown in Figure 34, is a frequency control device whose output frequency is an approximately linear function of control voltage applied to the voltage control pin. VCTCXOs have a number of use cases including the VCO portion of a jitter attenuation/jitter cleaner PLL Loop. The SiT5359 achieves a 10x better pull range linearity of <0.5% via a high-resolution fractional PLL and low-noise precision analog-to-digital converter. By contrast, quartz-based VCTCXOs change output frequency by varying the capacitive load of a crystal resonator using varactor diodes, which results in linearity of 5% to 105%. Figure 34. Block Diagram - VCTCXO Note that the output frequency of the VCTCXO is proportional to the analog control voltage applied to pin 1. Because this control signal is analog and directly controls the output frequency, care must be taken to minimize noise on this pin. The nominal output frequency is factory programmed per the customer's request to 6 digits of precision and is defined as the output frequency when the control voltage equals Vdd/2. The maximum output frequency variation from this nominal value is set by the pull range, which is also factory programmed to the customer's desired value and specified by the ordering code. The Ordering Information section shows all ordering options and associated ordering codes. Refer to Appendix 1 Design Considerations with VCTCXO for more information on critical VCTCXO parameters including pull range linearity, absolute pull range, control voltage bandwidth, and K<sub>V</sub>. ### **DCTCXO Configuration** The SiT5359 offers digital control of the output frequency, as shown in Figure 35. The output frequency is controlled by writing frequency control words over the I<sup>2</sup>C interface. There are several advantages of DCTCXOs relative to VCTCXOs: - Frequency control resolution as low as 5 ppt. This high resolution minimizes accumulated time error in synchronization applications. - Lower system cost A VCTCXO may need a Digital to Analog Converter (DAC) to drive the control voltage input. In a DCTCXO, the frequency control is achieved digitally by register writes to the control registers via I<sup>2</sup>C, thereby eliminating the need for a DAC. - 3) Better noise immunity The analog signal used to drive the voltage control pin of a VCTCXO can be sensitive to noise, and the trace over which the signal is routed can be susceptible to noise coupling from the system. The DCTCXO does not suffer from analog noise coupling since the frequency control is performed digitally through I<sup>2</sup>C. Figure 35. Block Diagram - 4) No frequency-pull non-linearity The frequency pulling is achieved via fractional feedback divider of the PLL, eliminating any pull non-linearity concerns typical of quartz-based VCTCXOs. This improves dynamic performance in closed-loop applications. - 5) Programmable wide pull range The DCTCXO pulling mechanism is via the fractional feedback divider and is therefore not constrained by resonator pullability as in quartz-based solutions. The SiT5359 offers 16 frequency pull-range options from ±6.25 ppm to ±3200 ppm, providing system designers great flexibility. Refer to Appendix 2 Design Considerations with DCTCXO for more information on critical DCTCXO parameters including pull range, absolute pull range, frequency output, and I<sup>2</sup>C control registers. ## **VCTCXO-Specific Design Considerations** #### Linearity In any VCTCXO, there will be some deviation of the frequency-voltage (FV) characteristic from an ideal straight line. Linearity is the ratio of this maximum deviation to the total pull range, expressed as a percentage. Figure 36 below shows the typical pull linearity of a SiTime VCTCXO. The linearity is excellent (1% maximum) relative to most quartz offerings because the frequency pulling is achieved with a PLL rather than varactor diodes. Figure 36. Typical SiTime VCTCXO Linearity #### **Control Voltage Bandwidth** Control voltage bandwidth, sometimes called "modulation rate" or "modulation bandwidth", indicates how fast a VCO can respond to voltage changes at its input. The ratio of the output frequency variation to the input voltage variation, previously denoted by K<sub>V</sub>, has a low-pass characteristic in most VCTCXOs. The control voltage bandwidth equals the modulating frequency where the output frequency deviation equals 0.707 (e.g. -3 dB) of its DC value, for DC inputs swept in the same voltage range. For example, a part with a $\pm 6.25$ ppm pull range and a 0-3V control voltage can be regarded as having an average KV of 4.17 ppm/V (12.5 ppm/3V = 4.17 ppm/V). Applying an input of 1.5 V DC $\pm$ 0.5 V (1.0 V to 2.0 V) causes an output frequency change of 4.17 ppm ( $\pm 2.08$ ppm). If the control voltage bandwidth is specified as 10 kHz, the peak-to-peak value of the output frequency change will be reduced to 4.33 ppm/ $\sqrt{2}$ or 2.95 ppm, as the frequency of the control voltage change is increased to 10 kHz. #### FV Characteristic Slope K<sub>V</sub> The slope of the FV characteristic is a critical design parameter in many low bandwidth PLL applications. The slope is the derivative of the FV characteristic – the deviation of frequency divided by the control voltage change needed to produce that frequency deviation, over a small voltage span, as shown below: $$K_{v} = \frac{\Delta f_{out}}{\Delta V_{in}}$$ It is typically expressed in kHz/Volt, MHz/Volt, ppm/Volt, or similar units. This slope is usually called "K<sub>V</sub>" based on terminology used in PLL designs. The extreme linear characteristic of the SiTime SiT5359 VCTCXO family means that there is very little K<sub>V</sub> variation across the whole input voltage range (typically <1%), significantly reducing the design burden on the PLL designer. Figure 37 below illustrates the typical K<sub>V</sub> variation. Figure 37. Typical SiTime K<sub>V</sub> Variation #### Pull Range, Absolute Pull Range Pull range (PR) is the amount of frequency deviation that will result from changing the control voltage over its maximum range under nominal conditions. Absolute pull range (APR) is the guaranteed controllable frequency range over all environmental and aging conditions. Effectively, it is the amount of pull range remaining after taking into account frequency stability, tolerances over variables such as temperature, power supply voltage, and aging, i.e.: $$APR = PR - F_{stability} - F_{aging}$$ where $F_{\rm stability}$ is the device frequency stability due to initial tolerance and variations on temperature, power supply, and load. Figure 38 shows a typical SiTime VCTCXO FV characteristic. The FV characteristic varies with conditions, so that the frequency output at a given input voltage can vary by as much as the specified frequency stability of the VCTCXO. For such VCTCXOs, the frequency stability and APR are independent of each other. This allows very wide range of pull options without compromising frequency stability. Figure 38. Typical SiTime VCTCXO FV Characteristic The upper and lower control voltages are the specified limits of the input voltage range as shown in Figure 38 above. Applying voltages beyond the upper and lower voltages do not result in noticeable changes of output frequency. In other words, the FV characteristic of the VCTCXO saturates beyond these voltages. Figures 1 and 2 show these voltages as Lower Control Voltage (VC\_L) and Upper Control Voltage (VC\_U). Table 14 below shows the pull range and corresponding APR values for each of the frequency vs. temperature ordering options. Table 14. VCTCXO Pull Range, APR Options[16] Typical unless specified otherwise. Pull range (PR) is ±6.25 ppm. | Pull Range<br>Ordering Code | | | APR ppm<br>-40 to 105°C<br>±0.54 ppm 20-year aging | |-----------------------------|--------|-------|----------------------------------------------------| | Т | VCTCXO | ±5.31 | ±5.26 | #### Notes: 16. APR includes initial tolerance, frequency stability vs. temperature, and the indicated 20-year aging. # **DCTCXO-Specific Design Considerations** ## **Pull Range and Absolute Pull Range** Pull range and absolute pull range are described in the previous section. Table 15 below shows the pull range and corresponding APR values for each of the frequency vs. temperature ordering options. Table 15. APR Options[17] | Pull Range<br>Ordering Code | Pull Range<br>ppm | APR ppm<br>0 to 70°C<br>±0.54 ppm 20-year aging | APR ppm<br>-40 to 105°C<br>±0.54 ppm 20-year aging | |-----------------------------|-------------------|-------------------------------------------------|----------------------------------------------------| | Т | ±6.25 | ±5.31 | ±5.26 | | R | ±10 | ±9.06 | ±9.01 | | Q | ±12.5 | ±11.56 | ±11.51 | | М | ±25 | ±24.06 | ±24.01 | | В | ±50 | ±49. 06 | ±49.01 | | С | ±80 | ±79. 06 | ±79.01 | | E | ±100 | ±99. 06 | ±99.01 | | F | ±125 | ±124. 06 | ±124.01 | | G | ±150 | ±149. 06 | ±149.01 | | н | ±200 | ±199. 06 | ±199.01 | | x | ±400 | ±399. 06 | ±399.01 | | L | ±600 | ±599. 06 | ±599.01 | | Y | ±800 | ±799. 06 | ±799.01 | | S | ±1200 | ±1199. 06 | ±1199.01 | | Z | ±1600 | ±1599. 06 | ±1599.01 | | U | ±3200 | ±3199. 06 | ±3199.01 | #### Notes: <sup>17.</sup> APR includes initial tolerance, frequency stability vs. temperature, and the indicated 20-year aging. #### **Output Frequency** The device powers up at the nominal operating frequency and pull range specified by the ordering code. After power-up both pull range and output frequency can be controlled via I<sup>2</sup>C writes to the respective control registers. The maximum output frequency change is constrained by the pull range limits. The pull range is specified by the value loaded in the digital pull-range control register. The 16 pull range choices are specified in the control register and range from ±6.25 ppm to ±3200 ppm. Table 16 below shows the frequency resolution versus pull range programmed value Table 16. Frequency Resolution versus Pull Range | Programmed Pull Range | Frequency Resolution | |-----------------------|-----------------------| | ±6.25ppm | 5x10 <sup>-12</sup> | | ±10ppm | 5x10 <sup>-12</sup> | | ±12.5ppm | 5x10 <sup>-12</sup> | | ±25ppm | 5x10 <sup>-12</sup> | | ±50ppm | 5x10 <sup>-12</sup> | | ±80ppm | 5x10 <sup>-12</sup> | | ±100ppm | 5x10 <sup>-12</sup> | | ±120ppm | 5x10 <sup>-12</sup> | | ±150ppm | 5x10 <sup>-12</sup> | | ±200ppm | 5x10 <sup>-12</sup> | | ±400ppm | 1x10 <sup>-11</sup> | | ±600ppm | 1.4x10 <sup>-11</sup> | | ±800ppm | 2.1x10 <sup>-11</sup> | | ±1200ppm | 3.2x10 <sup>-11</sup> | | ±1600ppm | 4.7x10 <sup>-11</sup> | | ±3200ppm | 9.4x10 <sup>-11</sup> | The ppm frequency offset is specified by the 26 bit DCXO frequency control register in two's complement format as described in the I²C Register Descriptions. The power up default value is 00000000000000000000000000 which sets the output frequency at its nominal value (0 ppm). To change the output frequency, a frequency control word is written to 0x00[15:0] (Least Significant Word) and 0x01[9:0] (Most Significant Word). The LSW value should be written first followed by the MSW value; the frequency change is initiated after the MSW value is written. Figure 39. Pull Range and Frequency Control Word Figure 39 shows how the two's complement signed value of the frequency control word sets the output frequency within the ppm pull range set by 0x02:[3:0]. This example shows use of the ±200 ppm pull range. Therefore, to set the desired output frequency, one just needs to calculate the fraction of full scale value ppm, convert to two's complement binary, and then write these values to the frequency control registers. The following formula generates the control word value: Control word value = RND(( $2^{25}$ -1) × ppm shift from nominal/pull range), where RND is the rounding function which rounds the number to the nearest whole number. Two examples follow, assuming a $\pm 200$ ppm pull range: #### Example 1: - Default Output Frequency = 98.304 MHz - Desired Output Frequency = 98.31284736 MHz (90 ppm) $2^{25}$ -1 corresponds to +200 ppm, and the fractional value required for +90 ppm can be calculated as follows. • 90 ppm / 200 ppm × $(2^{25}-1)$ = 15,099,493.95. Rounding to the nearest whole number yields 15,099,494 and converting to two's complement gives a binary value of 111001100110011001100110, or E66666 in hex. #### Example 2: - Default Output Frequency = 155.52 MHz - Desired Output Frequency = 155.512224 MHz (-50 ppm) Following the formula shown above, • $(-50 \text{ ppm} / 200 \text{ ppm}) \times (2^{25}) = -8,388,608.$ Converting this to two's complement binary results in 11100000000000000000000000, or 3800000 in hex. To summarize, the procedure for calculating the frequency control word associated with a given ppm offset is as follows: - Calculate the fraction of the half-pull range needed. For example, if the total pull range is set for ±100 ppm and a +20 ppm shift from the nominal frequency is needed, this fraction is 20 ppm/100 ppm = 0.2 - 2) Multiply this fraction by the full-half scale word value, 2<sup>25</sup>-1 = 33,554,431, round to the nearest whole number, and convert the result to two's complement binary. Following the +20 ppm example, this value is 0.2 × 33,554,431 = 6,710,886.2 and rounded to 6,710,886. - 3) Write the two's complement binary value starting with the Least Significant Word (LSW) 0x00[16:0], followed by the Most Significant Word (MSW), 0x01[9:0]. If the user desires that the output remains enabled while changing the frequency, a 1 must also be written to the OE control bit 0x01[10] if the device has software OE Control Enabled. It is important to note that the maximum Digital Control update rate is 38 kHz regardless of I<sup>2</sup>C bus speed. ## I<sup>2</sup>C Control Registers The SiT5359 enables control of frequency pull range, frequency pull value, and Output Enable via I<sup>2</sup>C writes to the control registers. Table 17 below shows the register map summary, and detailed register descriptions follow. **Table 17. Register Map Summary** | Address | Bits | Access | Description | |---------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | [15:0] | RW | DIGITAL FREQUENCY CONTROL LEAST SIGNIFICANT WORD (LSW) | | 0x01 | [15:11] | NOT USED | | | | [10] | RW | OE Control. This bit is only active if the output enable function is under software control. If the device is configured for hardware control using the OE pin, writing to this bit has no effect. | | | [9:0] | RW | DIGITAL FREQUENCY CONTROL MOST SIGNIFICANT WORD (MSW) | | 0x02 | [15:4] | R | NOT USED | | | [3:0] | RW | DIGITAL PULL RANGE CONTROL | ## **Register Descriptions** ## Register Address: 0x00. Digital Frequency Control Least Significant Word (LSW) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|--------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | Access | RW | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Name | | DIGITAL FREQUENCY CONTROL LEAST SIGNIFICANT WORD (LSW)[15:0] | | | | | | | | | | | | | | | | Bits | Name | Access | Description | |------|-----------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | DIGITAL FREQUENCY CONTROL<br>LEAST SIGNIFICANT WORD | RW | Bits [15:0] are the lower 16 bits of the 26 bit FrequencyControlWord and are the Least Significant Word (LSW). The upper 10 bits are in regsiter 0x01[9:0] and are the Most Significant Word (MSW). The lower 16 bits together with the upper 10 bits specify a 26-bit frequency control word. This power-up default values of all 26 bits are 0 which sets the output frequency at its nominal value. After power-up, the system can write to these two registers to pull the frequency across the pull range. The register values are two's complement to support positive and negative control values. The LSW value should be written before the MSW value because the frequency change is initiated when the new values are loaded into the MSW. More details and examples are discussed in the previous section. | # Register Address: 0x01. OE Control, Digital Frequency Control Most Significant Word (MSW) | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|----|----|----|---------------------------------|----|----|----|----|----|----|----|----|----|----|----| | Access | R | R | R | R | R | RW | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Name | NOT USED | | | OE | DCXO FREQUENCY CONTROL[9:0] MSW | | | | | | | | | | | | | Bits | Name | Access | Description | | | | | | | |-------|----------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 15:11 | NOT USED | R | Bits [15:10] are read only and return all 0's when read. Writing to these bits has no effect. | | | | | | | | 10 | OE Control | RW | Output Enable Software Control. Allows the user to enable and disable the output driver via I <sup>2</sup> C. | | | | | | | | | | | 0 = Output Disabled (Default) | | | | | | | | | | | 1 = Output Enabled | | | | | | | | | | | This bit is only active if the Output Enable function is under software control. If the device is configured for hardware control using the OE pin, writing to this bit has no effect. | | | | | | | | 9:0 | DIGITAL FREQUENCY CONTROL<br>MOST SIGNIFICANT WORD (MSW) | RW | Bits [9:0] are the upper 10 bits of the 26 bit FrequencyControlWord and are the Most Significant Word (MSW). The lower 16 bits are in register 0x00[15:0] and are the Least Significant Word (LSW). These lower 16 bits together with the upper 10 bits specify a 26-bit frequency control word. | | | | | | | | | | | This power-up default values of all 26 bits are 0 which sets the output frequency at its nominal value. After power-up, the system can write to these two registers to pull the frequency across the pull range. The register values are two's complement to support positive and negative control values. The LSW value should be written before the MSW value because the frequency change is initiated when the new values are loaded into the MSW. More details and examples are discussed in the previous section. | | | | | | | # Register Address: 0x02. DIGITAL PULL RANGE CONTROL[18] | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|----|----|----|----|----|---|---|---|---|----------------------------|---|----|----|----|----| | Access | R | R | R | R | R | R | R | R | R | R | R | R | RW | RW | RW | RW | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X | Х | Х | Х | | Name | NONE | | | | | | | | | | DIGITAL PULL RANGE CONTROL | | | | | | Notes: 18. Default values are factory set but can be over-written after power-up. | Bits | Name | Access | Description | | |------|----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:4 | NONE | R | Bits [15:4] are read only and return all 0's when read. Writing to these bits has no effect. | | | 3:0 | DIGITAL PULL RANGE CONTROL | RW | Sets the digital pull range of the DCXO. The table below shows the available pull range values and associated bit settings. The default value is factory programmed. | | | | | | Bit | | | | | | 3210 | | | | | | 0 0 0 0: ±6.25 ppm | | | | | | 0 0 0 1: ±10 ppm | | | | | | 0 0 1 0: ±12.5 ppm | | | | | | 0 0 1 1: ±25 ppm | | | | | | 0 1 0 0: ±50 ppm | | | | | | 0 1 0 1: ±80 ppm | | | | | | 0 1 1 0: ±100 ppm | | | | | | 0 1 1 1: ±125 ppm | | | | | | 1 0 0 0: ±150 ppm | | | | | | 1 0 0 1: ±200 ppm | | | | | | 1 0 1 0: ±400 ppm | | | | | | 1 0 1 1: ±600 ppm | | | | | | 1 1 0 0: ±800 ppm | | | | | | 1 1 0 1: ±1200 ppm | | | | | | 1 1 1 0: ±1600 ppm | | | | | | 1 1 1 1: ±3200 ppm | | #### **Serial Interface Configuration Description** The SiT5359 includes an I<sup>2</sup>C interface to access registers that control the DCTCXO frequency pull range, and frequency pull value. The SiT5359 I<sup>2</sup>C slave-only interface supports clock speeds up to 1 Mbit/s. The SiT5359 I<sup>2</sup>C module is based on the I<sup>2</sup>C specification, UM1024 (Rev.6 April 4, 2014 of NXP Semiconductor). #### **Serial Signal Format** The SDA line must be stable during the high period of the SCL. SDA transitions are allowed only during SCL low level for data communication. Only one transition is allowed during the low SCL state to communicate one bit of data. Figure 40 shows the detailed timing diagram. An idle I<sup>2</sup>C bus state occurs when both SCL and SDA are not being driven by any master and are therefore in a logic HI state due to the pull up resistors. Every transaction begins with a START (S) signal and ends with a STOP (P) signal. A START condition is defined by a high to low transition on the SDA while SCL is high. A STOP condition is defined by a low to high transition on the SDA while SCL is high. START and STOP conditions are always generated by the master. This slave module also supports repeated START (Sr) condition which is same as START condition instead of STOP condition (the blue-color line shows repeated START in Figure 41). Figure 40. Data and clock timing relation in I<sup>2</sup>C bus Figure 41. START and STOP (or repeated START, blue line) condition #### **Parallel Signal Format** Every data byte is 8 bits long. The number of bytes that can be transmitted per transfer is unrestricted. Data is transferred with the MSB (Most Significant Bit) first. The detailed data transfer format is shown in Figure 43 below. The acknowledge bit must occur after every byte transfer and it allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. The acknowledge signal is defined as follows: the transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line low and it remains stable low during the high period of this clock pulse. Setup and hold times must also be taken into account. When SDA remains high during this ninth clock pulse, this is defined as the Not-Acknowledge signal (NACK). The master can then generate either a STOP condition to abort the transfer, or a repeated START condition to start a new transfer. The only condition that leads to the generation of NACK from the SiT5359 is when the transmitted address does not match the slave address. When the master is reading data from the SiT5359, the SiT5359 expects the ACK from the master at the end of received data, so that the slave releases the SDA line and the master can generate the STOP or repeated START. If there is a NACK signal at the end of the data, then the SiT5359 tries to send the next data. If the first bit of the next data is "0", then the SiT5359 holds the SDA line to "0", thereby blocking the master from generating STOP/(re)START signal. #### **Parallel Data Format** This I2C slave module supports 7-bit device addressing format. The 8th bit is a read/write bit and "1" indicates a read transaction and a "0" indicates a write transaction. The register addresses are 8-bits long with an address range of 0 to 255 (00h to FFh). Auto address incrementing is supported which allows data to be transferred to contiguous addresses without the need to write each address beyond the first address. Since the maximum register address value is 255, the address will roll from 255 back to 0 when auto address incrementing is used. Obviously, auto address incrementing should only be used for writing to contiguous addresses. The data format is 16-bit (two bytes) with the most significant byte being transferred first. For a read operation, the starting register address must be written first. If that is omitted, reading will start from the last address in the autoincrement counter of the device, which has a startup default of 0x00. Figure 42. Parallel signaling format Figure 43. Parallel data byte format, write operation Figure 44. Parallel data byte format, read operation Figure 45 below shows the I<sup>2</sup>C sequence for writing the 4-byte control word using auto address incrementing. Figure 45. Writing the Frequency Control Word Table 18. DCTCXO Delay and Settling Time | Parameter | Symbol | Minimum | Typical | Maximum | Units | Notes | |-------------------------|---------------------|---------|---------|---------|-------|---------------------------------------------------------------------------------| | Frequency Change Delay | T <sub>fdelay</sub> | - | 103 | 140 | μs | Time from end of 0x01 reg MSW to start of frequency pull, as shown in Figure 45 | | Frequency Settling Time | T <sub>settle</sub> | - | 16.5 | 20 | μs | Time to settle to 0.5% of frequency offset, as shown in Figure 45 | ## I<sup>2</sup>C Timing Specification The below timing diagram and table illustrate the timing relationships for both master and slave. Figure 46. I<sup>2</sup>C Timing Diagram Table 19. I<sup>2</sup>C Timing Requirements | Parameter | Speed Mode | Value | Unit | |---------------------|--------------|------------------------------------|------| | tsetup | FM+ (1 MHz) | > 50 | nsec | | | FM (400 KHz) | > 100 | nsec | | | SM (100 KHz) | > 250 | nsec | | t <sub>HOLD</sub> | FM+ (1 MHz) | > 0 | nsec | | | FM (400 KHz) | > 0 | nsec | | | SM (100 KHz) | > 0 | nsec | | t <sub>VD:AWK</sub> | FM+ | > 450 | nsec | | | FM (400 KHz) | > 900 | nsec | | | SM (100 KHz) | > 3450 | nsec | | t <sub>VD:DAT</sub> | | NA (s-awk + s-data)/(m-awk/s-data) | | ## I<sup>2</sup>C Device Address Modes There are two I<sup>2</sup>C address modes: - Factory Programmed Mode. The lower 4 bits of the 7-bit device address are set by ordering code as shown in Table 20 below. There are 16 factory programmed addresses available. In this mode, pin 5 is NC and the A0 I<sup>2</sup>C address pin control function is not available. - 2) A0 Pin Control. This mode allows the user to select between two I<sup>2</sup>C Device addresses as shown in Table 21. Table 20. Factory Programmed I<sup>2</sup>C Address Control<sup>[19]</sup> | I <sup>2</sup> C Address Ordering Code | Device I <sup>2</sup> C Address | |----------------------------------------|---------------------------------| | 1 C Address Ordering Code | | | 0 | 1100000 | | 1 | 1100001 | | 2 | 1100010 | | 3 | 1100011 | | 4 | 1100100 | | 5 | 1100101 | | 6 | 1100110 | | 7 | 1100111 | | 8 | 1101000 | | 9 | 1101001 | | A | 1101010 | | В | 1101011 | | С | 1101100 | | D | 1101101 | | E | 1101110 | | F | 1101111 | #### Notes: #### Table 21. Pin Selectable I<sup>2</sup>C Address Control<sup>[20]</sup> | A0<br>Pin 5 | I <sup>2</sup> C Address | |-------------|--------------------------| | 0 | 1100010 | | 1 | 1101010 | #### Notes: Table 21 is only valid for the DCTCXO device option which supports I<sup>2</sup>C control and A0 Device Address Control Pin. Table 20 is only valid for the DCTCXO device option which supports I<sup>2</sup>C Control. ## **Schematic Example** Figure 47. DCTCXO schematic example ## **Dimensions and Patterns** ### **Layout Guidelines** - The SiT5359 uses internal regulators to minimize the impact of power supply noise. For further reduction of noise, it is essential to use two bypass capacitors (0.1 μF and 10 μF). Place the 0.1 μF capacitor as close to the VDD pin as possible, typically within 1 mm to 2 mm. Place the 10 μF capacitor within 2 inches of the device VDD and VSS pins. - It is also recommended to connect all NC pins to the ground plane and place multiple vias under the GND pin for maximum heat dissipation. - For additional layout recommendations, refer to the Best Design Layout Practices. ## **Manufacturing Guidelines** The SiT5359 Super-TCXOs are precision timing devices. **Proper PCB solder and cleaning processes** must be followed to ensure best performance and long-term reliability. - No Ultrasonic or Megasonic Cleaning: Do not subject the SiT5359 to an ultrasonic or megasonic cleaning environment. Otherwise, permanent damage or long-term reliability issues to the device may result. - No external cover. Unlike legacy quartz TCXOs, the SiT5359 is engineered to operate reliably, without performance degradation in the presence of ambient disturbers such as airflow and sudden temperature changes. Therefore, the use of an external cover typically required by quartz TCXOs is not needed. - Reflow profile: For mounting these devices to the PCB, IPC/JEDEC J-STD-020 compliant reflow profile must be used. Device performance is not guaranteed if soldered manually or with a non-compliant reflow profile. - PCB cleaning: After the surface mount (SMT)/reflow process, solder flux residues may be present on the PCB and around the pads of the device. Excess residual solder flux may lead to problems such as pad corrosion, elevated leakage currents, increased frequency aging, or other performance degradation. For optimal device performance and long-term reliability, thorough cleaning to remove all the residual flux and drying of the PCB is required as shortly after the reflow process as possible. Water soluble flux is recommended. In addition, it is highly recommended to avoid the use of any "no clean" flux. However, if the reflow process necessitates the use of "no clean" flux, then utmost care should be taken to remove all residual flux between SiTime device and the PCB. Note that ultrasonic PCB cleaning should not be used with SiTime oscillators. - For additional manufacturing guidelines and marking/ tape-reel instructions, refer to SiTime Manufacturing Notes. # **Additional Information** ## **Table 22. Additional Information** | Document | Description | Download Link | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | ECCN #: EAR99 | Five character designation used on the commerce Control List (CCL) to identify dual use items for export control purposes. | | | HTS Classification Code: 8542.39.0000 | A Harmonized Tariff Schedule (HTS) code developed by the World Customs Organization to classify/define internationally traded goods. | _ | | Evaluation Boards | SiT6722EB Evaluation Board User Manual | https://www.sitime.com/support/user-guides | | Demo Board | SiT6702DB Demo Board User Manual | https://www.sitime.com/support/user-guides | | Time Machine II | MEMS oscillator programmer | http://www.sitime.com/support/time-machine-oscillator-programmer | | Time Master Web-based Configurator | Web tool to establish proper programming | https://www.sitime.com/time-master-web-based-configurator | | Manufacturing Notes | Tape & Reel dimension, reflow profile and other manufacturing related info | https://www.sitime.com/support/resource-library?filter=531 | | Qualification Reports | RoHS report, reliability reports, composition reports | http://www.sitime.com/support/quality-and-reliability | | Performance Reports | Additional performance data such as phase noise, current consumption and jitter for selected frequencies | http://www.sitime.com/support/performance-measurement-report | | Termination Techniques | Termination design recommendations | http://www.sitime.com/support/application-notes | | Layout Techniques | Layout recommendations | http://www.sitime.com/support/application-notes | # **Revision History** # Table 23. Revision History | Version | Release Date | Change Summary | |---------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 05/10/2016 | First release, advanced information | | 0.15 | 08/04/2016 | Replaced QFN package with SOIC-8 package Added 10 µF bypass cap requirement Updated test circuits to reflect both new bypass cap requirement and SOIC-8 package Updated Table 1 (Electrical Characteristics) | | 0.16 | 09/12/2016 | Updated test circuit diagrams | | 0.2 | 09/21/2016 | Revised Table 1 (Electrical Characteristics) | | 0.51 | 08/20/2017 | Changed to preliminary Added DCTCXO mode Added I2C information Added 5.0 mm x 3.2 mm package information Updated test circuits Updated Table 1 (Electrical Characteristics) Updated part ordering info Misc. corrections | | 0.52 | 11/27/2017 | Updated the Thermal Characteristics table Added more on Manufacturing Guideline section | | 0.55 | 02/05/2018 | Added View labels to Package Drawings<br>Updated links and notes | | 0.60 | 03/01/2018 | Updated Ordering Information | | 0.9 | 07/06/2018 | Updated Electrical Characteristics tables Added Typical Performance Plots Improved readability Fixed bad hyperlinks | | 0.91 | 08/02/2018 | Updated conditions for one day and one year aging specs Updated package outline drawing Revised phase noise specifications Various formatting updates | | 1.0 | 03/28/2020 | Final datasheet Formatting updates Corrected typos in package drawing dimensions Added nominal value for LVCMOS output impedance Increased Mechanical Shock Resistance to 30000g Added "X" order code for 250u Tape and Reel Updated Manufacturing Guidelines to recommend water soluble flux Modified I2C bus frequency specification Corrected typos for write/read I*C polarity Clarified PCB cleaning instructions Added link for SiT6702DB Added ECCN and HTS codes Reduced supply sensitivity Increased load sensitivity Added note to Theta JA Changed conditions for 24-hour holdover stability spec Added Allan deviation spec and updated typical plot Added absolute maximum limits for input voltage Updated DCTCXO Delay and Settling Time table Added ±100 ppb stability over -40 to 105°C Updated typical performance plot for load sensitivity Updated jitter and phase noise specifications Updated Frequency Stability specifications in Table 1, added support for wider temperature range Added Figure to Functional Overview section clarifying frequency stability over temperature Removed frequency support from 200 to 208 MHz Added 5 and 10 year aging specs Added max and min aging specs for 1 and 20 years, and changed ambient temperature to 85°C Slightly reduced minimum pull range specs and updated Tables 14 and 15 Added for max and min hysteresis specs, clarified conditions with related figure Clarified 24-hour holdover stability spec condition Updated output impedance typical spec Updated ΔF/ΔT and F_dynamic min and max specs Clarified Initial Tolerance specification condition Relabeled "First Pulse Accuracy" parameter to "Time to Rated Frequency Stability" for clarity Added a hysteresis specification for 0°C to 70°C | | 1.01 | 05/10/2020 | Revised Parallel Data Format section description and figures Changed F_dynamic for -40 to -20 C | SiTime Corporation, 5451 Patrick Henry Drive, Santa Clara, CA 95054, USA | Phone: +1-408-328-4400 | Fax: +1-408-328-4439 © SiTime Corporation 2016-2020. The information contained herein is subject to change at any time without notice. SiTime assumes no responsibility or liability for any loss, damage or defect of a Product which is caused in whole or in part by (i) use of any circuitry other than circuitry embodied in a SiTime product, (ii) misuse or abuse including static discharge, neglect or accident, (iii) unauthorized modification or repairs which have been soldered or altered during assembly and are not capable of being tested by SiTime under its normal test conditions, or (iv) improper installation, storage, handling, warehousing or transportation, or (v) being subjected to unusual physical, thermal, or electrical stress. Disclaimer: SiTime makes no warranty of any kind, express or implied, with regard to this material, and specifically disclaims any and all express or implied warranties, either in fact or by operation of law, statutory or otherwise, including the implied warranties of merchantability and fitness for use or a particular purpose, and any implied warranty arising from course of dealing or usage of trade, as well as any common-law duties relating to accuracy or lack of negligence, with respect to this material, any SiTime product and any product documentation. Products sold by SiTime are not suitable or intended to be used in a life support application or component, to operate nuclear facilities, or in other mission critical applications where human life may be involved or at stake. All sales are made conditioned upon compliance with the critical uses policy set forth below. #### CRITICAL USE EXCLUSION POLICY BUYER AGREES NOT TO USE SITIME'S PRODUCTS FOR ANY APPLICATION OR IN ANY COMPONENTS USED IN LIFE SUPPORT DEVICES OR TO OPERATE NUCLEAR FACILITIES OR FOR USE IN OTHER MISSION-CRITICAL APPLICATIONS OR COMPONENTS WHERE HUMAN LIFE OR PROPERTY MAY BE AT STAKE. SiTime owns all rights, title and interest to the intellectual property related to SiTime's products, including any software, firmware, copyright, patent, or trademark. The sale of SiTime products does not convey or imply any license under patent or other rights. SiTime retains the copyright and trademark rights in all documents, catalogs and plans supplied pursuant to or ancillary to the sale of products or services by SiTime. Unless otherwise agreed to in writing by SiTime, any reproduction, modification, translation, compilation, or representation of this material shall be strictly prohibited.